• Title/Summary/Keyword: RF-CMOS

Search Result 345, Processing Time 0.027 seconds

A Study on Improved SPICE MOSFET RF Model Considering Wide Width Effect (Wide Width Effect를 고려하여 개선된 SPICE MOSFET RF Model 연구)

  • Cha, Ji-Yong;Cha, Jun-Young;Lee, Seong-Hearn
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.2
    • /
    • pp.7-12
    • /
    • 2008
  • In this study, the wide width effect that the increasing rate of drain current and the value of cutoff frequency decrease with larger finger number is observed. For modeling this effect, an improved SPICE MOSFET RF model that finger number-independent external source resistance is connected to a conventional BSIM3v3 RF model is developed. Better agreement between simulated and measured drain current and cutoff frequency at different finger number is obtained for the improved model than the conventional one, verifying the accuracy of the improved model for $0.13{\mu}m$ multi-finger MOSFET.

Integratable Micro-Doherty Transmitter

  • Lee, Jae-Ho;Kim, Do-Hyung;Burm, Jin-Wook;Park, Jin-Soo
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.6 no.4
    • /
    • pp.275-280
    • /
    • 2006
  • We propose Doherty power amplifier structure which can be integrated in Silicon RF ICs. Doherty power amplifiers are widely used in RF transmitters, because of their high Power Added Efficiency (PAE) and good linearity. In this paper, it is proposed that a method to replace the quarter wavelength coupler with IQ up-conversion mixers to achieve 90 degree phase shift, which allows on-chip Doherty amplifier. This idea is implemented and manufactured in CMOS 5 GHz band direct-conversion RF transmitter. We measured a 3dB improvement output RF power and linearity.

RF protection technique of antenna tuning switch in all-off condition (전차단 상태에서 동작하는 안테나 튜닝스위치의 RF 보호기술)

  • Jhon, Heesauk;Lee, Sanghun
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.26 no.10
    • /
    • pp.1567-1570
    • /
    • 2022
  • This paper, we presents a RF protection technique of antenna switch by improving the power handling capability in worst case environment mode for mobile phone applications without critical payment of circuit performances such as insertion loss, isolation and ACBV (AC breakdown voltage). By applying a additional capacitive path located in front of the antenna in cell-phone, it performs the effective reduction of input power in high voltage standing wave ratio (VSWR) condition. Under the all-path off condition which causes a high VSWR, it achieved 37.7dBm power handling level as high as 5.7dB compared to that of conventional one at 2GHz. In addition, insertion loss and isolation performances were 0.31dB and 42.72dB at 2 GHz, respectively which were almost similar to that of the conventional circuit. The proposed antenna switch was fabricated in 130nm CMOS SOI technology.

Single Antenna Radar Sensor with FMCW Radar Transceiver IC (FMCW 송수신 칩을 이용한 단일 안테나 레이다 센서)

  • Yoo, Kyung Ha;Yoo, Jun Young;Park, Myung Chul;Eo, Yun Seong
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.29 no.8
    • /
    • pp.632-639
    • /
    • 2018
  • This paper presents a single antenna radar sensor with a Ku-band radar transceiver IC realized by 130 nm CMOS processes. In this radar receiver, sensitivity time control using a DC offset cancellation feedback loop is employed to achieve a constant SNR, irrespective of distance. In addition, the receiver RF block has gain control to adjust high dynamic range. The RF output power is 9 dBm and the full chain gain of the Rx is 82 dB. To reduce the direct-coupled Tx signal to the Rx in a single antenna radar, a stub-tuned hybrid coupler is adopted instead of a bulky circulator. The maximum measured distance between the horn antenna and a metal plate target is 6 m.

Design and Implementation of the RF Systems for Bi-directional Wireless Capsule Endoscopes

  • Moon, Yeon-Kwan;Lee, Jyung-Hyun;Park, Hee-Joon;Lee, Ju-Gab;Ryu, Jae-Jong;Lee, Wu-Seong;Woo, Sang-Hyo;Won, Chul-Ho;Cho, Jin-Ho;Choi, Hyun-Chul
    • Journal of Korea Multimedia Society
    • /
    • v.9 no.12
    • /
    • pp.1669-1680
    • /
    • 2006
  • This paper explains that the RF systems for hi-directional wireless capsule endoscopes were designed and implemented. The designed RF systems for a capsule endoscope can transmit the images of intestines from the inside to the outside of a body and the behavior of the capsules can be controlled by an external controller simultaneously. The hi-directional wireless capsule endoscope consists of a CMOS image sensor, FPGA, LED, battery, DC to DC Converter, transmitter, receiver, and antennas. The transmitter and receiver which were used in the hi-directional capsule endoscope, were designed and fabricated with $10mm(diameter){\times}3.2mm(thickness)$ dimensions taking into the MPE, power consumption, system size, signal to noise ratio and modulation method. The RF systems designed and implemented for the hi-directional wireless capsule endoscopes system were verified by in-vivo experiments. As a result, the RF systems for the hi-directional wireless capsule endoscopes satisfied the design specifications.

  • PDF

A 1.248 Gb/s - 2.918 Gb/s Low-Power Receiver for MIPI-DigRF M-PHY with a Fast Settling Fully Digital Frequency Detection Loop in 0.11 ㎛ CMOS

  • Kim, Sang-Yun;Lee, Juri;Park, Hyung-Gu;Pu, Young Gun;Lee, Jae Yong;Lee, Kang-Yoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.15 no.4
    • /
    • pp.506-517
    • /
    • 2015
  • This paper presents a 1.248 Gb/s - 2.918 Gb/s low-power receiver MIPI-DigRF M-PHY with a fully digital frequency detection loop. MIPI-DigRF M-PHY should be operated in a very short training time which is $0.01{\mu}s$ the for HS-G2B mode. Because of this short SYNC pattern, clock and data recovery (CDR) should have extremely fast locking time. Thus, the quarter rate CDR with a fully digital frequency detection loop is proposed to implement a fast phase tracking loop. Also, a low power CDR architecture, deserializer and voltage controlled oscillator (VCO) are proposed to meet the low power requirement of MIPI-DigRF M-PHY. This chip is fabricated using a $0.11{\mu}m$ CMOS process, and the die area is $600{\mu}m{\times}250{\mu}m$. The power consumption of the receiver is 16 mW from the supply voltage of 1.1 V. The measured lock time of the CDR is less than 20 ns. The measured rms and peak jitter are $35.24ps_{p-p}$ and $4.25ps_{rms}$ respectively for HS-G2 mode.

Implementation of 5.0GHz Wide Band RF Frequency Synthesizer for USN Sensor Nodes (USN 센서노드용 5.0GHz 광대역 RF 주파수합성기의 구현)

  • Kang, Ho-Yong;Kim, Se-Han;Pyo, Cheol-Sig;Chai, Sang-Hoon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.48 no.4
    • /
    • pp.32-38
    • /
    • 2011
  • This paper describes implementation of the 5.0GHz RF frequency synthesizer with 0.18${\mu}m$ silicon CMOS technology being used as an application of the IEEE802.15.4 USN sensor node transceiver modules. To get good performance of speed and noise, design of the each module like VCO, prescaler, 1/N divider, fractional divider with ${\Sigma}-{\Delta}$ modulator, and common circuits of the PLL has been optimized. Especially to get excellent performance of high speed and wide tuning range, N-P MOS core structure and 12 step cap banks have been used in design of the VCO. The chip area including pads for testing is $1.1{\times}0.7mm^2$, and the chip area only core for IP in SoC is $1.0{\times}0.4mm^2$. Through analysing of the fabricated frequency synthesizer, we can see that it has wide operation range and excellent frequency characteristics.

Implementation of 1.9GHz RF Frequency Synthesizer for USN Sensor Nodes (USN 센서노드용 1.9GHz RF 주파수합성기의 구현)

  • Kang, Ho-Yong;Kim, Nae-Soo;Chai, Sang-Hoon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.5
    • /
    • pp.49-54
    • /
    • 2009
  • This paper describes implementation of the 1.9GHz RF frequency synthesizer with $0.18{\mu}m$ silicon CMOS technology being used as an application of the USN sensor node transceiver modules. To get good performance of speed and noise, design of the each module like VCO, prescaler, 1/N divider, fractional divider with ${\Sigma }-{\Delta}$ modulator, and common circuits of the PLL has been optimized. Especially to get good performance of speed, power consumption, and wide tuning range, N-P MOS core structure has been used in design of the VCO. The chip area including pads for testing is $1.2{\times}0.7mm^2$, and the chip area only core for IP in SoC is $1.1{\times}0.4mm^2$. The test results show that there is no special spurs except -63.06dB of the 6MHz reference spurs in the PLL circuitry. There is good phase noise performance like -116.17dBc/Hz in 1MHz offset frequency.

Design of 5.0GHz Wide Band RF Frequency Synthesizer for USN Sensor Nodes (USN 센서노드용 50GHz 광대역 RF 주파수합성기의 설계)

  • Kang, Ho-Yong;Kim, Nae-Soo;Chai, Sang-Hoon
    • Journal of the Institute of Electronics Engineers of Korea CI
    • /
    • v.45 no.6
    • /
    • pp.87-93
    • /
    • 2008
  • This paper describes implementation of the 5.0GHz RF frequency synthesizer with $0.18{\mu}m$ silicon CMOS technology being used as an application of the IEEE802.15.4 USN sensor node transceiver modules. To get good performance of speed and noise, design of the each module like VCO, prescaler, 1/N divider, fractional divider with ${\Sigma}-{\Delta}$ modulator, and common circuits of the PLL has been optimized. Especially to get good performance of speed, power consumption, and wide tuning range, N-P MOS core structure has been used in design of the VCO. The chip area including pads for testing is $1.1*0.7mm^2$, and the chip area only core for IP in SoC is $1.0*0.4mm^2$. Through comparing and analysing of the designed two kind of the frequency synthesizer, we can conclude that if we improve a litter characteristics there is no problem to use their as IPs.

Zigbee Transmitter Using a Low-Power High-Gain Up-Conversion Mixer (저 전력 고 이득 주파수 상향변환기를 이용한 Zigbee 송신기 설계)

  • Baik, Seyoung;Seo, Changwon;Jin, Ho Jeong;Cho, Choon Sik
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.27 no.9
    • /
    • pp.825-833
    • /
    • 2016
  • This paper introduces a direct-conversion CMOS RF transmitter for the IEEE 802.15.4 standard with a low-power high-gain up-conversion mixer designed in $0.18{\mu}m$ process. The designed RF DCT(Direct Conversion Transmitter) is composed of differential DAC(Digital to Analog Converter), passive low-pass filter, quadrature active mixer and drive amplifier. The most important characteristic in designing RF DCT is to satisfy the 2.4 GHz Zigbee standard in low power. The quadrature active mixer inside the proposed RF DCT provides enough high gain as well as sufficient linearity using a gain boosting technique. The measurement results for the proposed transmitter show very low power consumption of 7.8 mA, output power more than 0 dBm and ACPR (Adjacent Channel Power Ratio) of -30 dBc.