• Title/Summary/Keyword: Pn junction

Search Result 106, Processing Time 0.025 seconds

Fabrication and Characteristics of High-sensitivity Si Hall Sensors for High-temperature Applications (고온용 고감도 실리콘 홀 센서의 제작 및 특성)

  • 정귀상;노상수
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2000.07a
    • /
    • pp.565-568
    • /
    • 2000
  • This paper describes on the temperature characteristics of a SDB(silicon-wafer direct bonding) SOI(silicon-on-insulator) Hall sensor. Using the buried oxide $SiO_2$ as a dielectrical isolation layer, a SDB SOI Hall sensor without pn junction isolation has been fabricated on the Si/$SiO_2$/Si structure. The Hall voltage and the sensitivity of the implemented SOI Hall sensor show good linearity with respect to the applied magnetic flux density and supplied current. In the temperature range of 25 to $300^{\circ}C$, the shifts of TCO(temperature coefficient of the offset voltage) and TCS(temperature coefficient of the product sensitivity) are less than $\pm 6.7$$\times$$10^{-3}$/$^{\circ}C$ and $\pm 8.2$$\times$$10^{-4}$/$^{\circ}C$respectively. These results indicate that the SDB SOI structure has potential for the development of a silicon Hall sensor with a high-sensitivity and hip high-temperature operation.

  • PDF

The Increase of Photodiode Efficiency by using Transparent Conductive Aluminium-doped Zinc Oxide Thin Film (Aluminium-doped Zinc Oxide 투명전도막을 적용한 Photodiode의 수광효율 향상)

  • Jeong, Yun-Hwan;Jin, Hu-Jie;Park, Choon-Bae
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.21 no.9
    • /
    • pp.863-867
    • /
    • 2008
  • In this paper, to increase the light current efficiency of photodiode, we fabricated aluminum-doped zinc oxide(AZO) thin films by RF magnetron sputtering. AZO thin films were deposited at low temperature of 100 $^{\circ}C$ and different RF powers of 50, 100, 150 and 200 W due to selective process technology. Then the AZO thin films were annealed at 400 $^{\circ}C$ for 1 hr in vacuum ambient to increase crystalline. The lowest resistivity of 1.35 ${\times}$ $10^{-3}$ ${\Omega}cm$ and a high transmittance over 90 % were obtained under the conditions of 3 mTorr, 100 'c and 150 W. The optimized AZO thin films were deposited as anti-reflection coating on PN junction of silicon photodiode. It was confirmed by the result of $V_r-I_{ph}$ curve that the efficiency of photodiode with AZO thin film was enhanced 17 % more than commercial photodiode.

Study on the Efficiency in Silocin Solar Cell (실리콘 태양전지 셀 효율에 관한 연구)

  • Hyun, Il-Seoup;Oh, Teresa
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.11 no.7
    • /
    • pp.2565-2569
    • /
    • 2010
  • It was researched the correlation between the Solar cell and the effect of texturing. The samples were textured by using the IPA mixed solution with $HNO_3$, KOH and NaOH. The samples were analyzed by the X-ray Diffraction pattern and Fourier Transform Infrared spectroscopy. The FTIR spectra in the range of 950~1350 $cm^{-1}$ was related to the peak's formation as the bonding structure. The split of peaks means that the inter reaction between the molecular did not activate and then increased the efficiency because of low reflectance as shown the cell treated in NaOH mixed solution.

Synthesis of Electroplated 63Ni Source and Betavoltaic Battery (63Ni 도금선원 및 베타 전지 제조)

  • Uhm, Young Rang;Yoo, Kwon Mo;Choi, Sang Mu;Kim, Jin Joo;Son, Kwang Jae
    • Journal of Radiation Industry
    • /
    • v.9 no.4
    • /
    • pp.167-170
    • /
    • 2015
  • Radioisotope (Nuclear) battery using $^{63}Ni$ was prepared as beta cell. The electroplated $^{63}Ni$ on Ni foil is fabricated, and beta cell and photovoltaic hybrid battery was designed to use at both day and night in space project. A Ni-plating solution is prepared by dissolving metal particles including $^{62}Ni$ and $^{63}Ni$ from neutron irradiation of ($n,{\gamma}$). Electroplating solution of a chloride bath consists on nickel ions in HCl, $H_3BO_3$, and KOH. The deposition was carried out at current density of $10mA\;cm^{-2}$. The prepared beta source was attached on a PN junction and measured I-V properties. The power output at activity of 0.07 mCi and 0.45 mCi were 0.55 pW and 2.69 nW, respectively.

Effect of Recombination and Decreasing Low Current on Barrier Potential of Zinc Tin Oxide Thin-Film Transistors According to Annealing Condition

  • Oh, Teresa
    • Journal of information and communication convergence engineering
    • /
    • v.17 no.2
    • /
    • pp.161-165
    • /
    • 2019
  • In this study, zinc tin oxide (ZTO) thin-film transistors are researched to observe the correlation between the barrier potential and electrical properties. Although much research has been conducted on the electronic radiation from Schottky contacts in semiconductor devices, research on electronic radiation that occurs at voltages above the threshold voltage is lacking. Furthermore, the current phenomena occurring below the threshold voltage need to be studied. Bidirectional transistors exhibit current flows below the threshold voltage, and studying the characteristics of these currents can help understand the problems associated with leakage current. A factor that affects the stability of bidirectional transistors is the potential barrier to the Schottky contact. It has been confirmed that Schottky contacts increase the efficiency of the element in semiconductor devices, by cutting off the leakage current, and that the recombination at the PN junction is closely related to the Schottky contacts. The bidirectional characteristics of the transistors are controlled by the space-charge limiting currents generated by the barrier potentials of the SiOC insulated film. Space-charge limiting currents caused by the tunneling phenomenon or quantum effect are new conduction mechanisms in semiconductors, and are different from the leakage current.

Sulfur Defect-induced n-type MoS2 Thin Films for Silicon Solar Cell Applications (실리콘 태양전지 응용을 위한 황 결핍 n형 MoS2 층 연구)

  • Inseung Lee;Keunjoo Kim
    • Journal of the Semiconductor & Display Technology
    • /
    • v.22 no.3
    • /
    • pp.46-51
    • /
    • 2023
  • We investigated the MoS2 thin film layer by thermolytic deposition and applied it to the silicon solar cells. MoS2 thin films were made by two methods of dipping and spin coating of (NH4)2MoS4 precursor solution. We implemented two types of substrates of microtextured and nano-microtextured 6-in. Si pn junction wafers. The fabricated MoS2 thin film layer was analyzed, and solar cells were fabricated by applying the standard silicon solar cell process. The MoS2 thin film layer of sulfur-deficient form was deposited on the n-type emitter layer, and electrons, which are minority carriers, were well transported at the interface and exhibited photovoltaic solar cell characteristics. The cell efficiencies were achieved at 5% for microtextured wafers and 2.56% for nano-microtextured wafers.

  • PDF

Design of PMOS-Diode Type eFuse OTP Memory IP (PMOS-다이오드 형태의 eFuse OTP IP 설계)

  • Kim, Young-Hee;Jin, Hongzhou;Ha, Yoon-Gyu;Ha, Pan-Bong
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.13 no.1
    • /
    • pp.64-71
    • /
    • 2020
  • eFuse OTP memory IP is required to trim the analog circuit of the gate driving chip of the power semiconductor device. Conventional NMOS diode-type eFuse OTP memory cells have a small cell size, but require one more deep N-well (DNW) mask. In this paper, we propose a small PMOS-diode type eFuse OTP memory cell without the need for additional processing in the CMOS process. The proposed PMOS-diode type eFuse OTP memory cell is composed of a PMOS transistor formed in the N-WELL and an eFuse link, which is a memory element and uses a pn junction diode parasitic in the PMOS transistor. A core driving circuit for driving the array of PMOS diode-type eFuse memory cells is proposed, and the SPICE simulation results show that the proposed core circuit can be used to sense post-program resistance of 61㏀. The layout sizes of PMOS-diode type eFuse OTP memory cell and 512b eFuse OTP memory IP designed using 0.13㎛ BCD process are 3.475㎛ × 4.21㎛ (= 14.62975㎛2) and 119.315㎛ × 341.95㎛ (= 0.0408mm2), respectively. After testing at the wafer level, it was confirmed that it was normally programmed.

A design on low-power and small-area EEPROM for UHF RFID tag chips (UHF RFID 태그 칩용 저전력, 저면적 비동기식 EEPROM 설계)

  • Baek, Seung-Myun;Lee, Jae-Hyung;Song, Sung-Young;Kim, Jong-Hee;Park, Mu-Hun;Ha, Pan-Bong;Kim, Young-Hee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.12
    • /
    • pp.2366-2373
    • /
    • 2007
  • In this paper, a low-power and small-area asynchronous 1 kilobit EEPROM for passive UHF RFID tag chips is designed with $0.18{\mu}m$ EEPROM cells. As small area solutions, command and address buffers are removed since we design asynchronous I/O interface and data output buffer is also removed by using separate I/O. To supply stably high voltages VPP and VPPL used in the cell array from low voltage VDD, Dickson charge pump is designed with schottky diodes instead of a PN junction diodes. On that account, we can decrease the number of stages of the charge pump, which can decrease layout area of charge pump. As a low-power solution, we can reduce write current by using the proposed VPPL power switching circuit which selects each needed voltage at either program or write mode. A test chip of asynchronous 1 kilobit EEPROM is fabricated, and its layout area is $554.8{\times}306.9{\mu}m2$., 11% smaller than its synchronous counterpart.

Heat Dissipation Analysis of 12kV Diode by the Packaging Structure (12kV급 다이오드의 패키징 구조에 따른 방열 특성 연구)

  • Kim, Nam-Kyun;Kim, Sang-Cheol;Bahng, Wook;Song, Geun-Ho;Kim, Eun-Dong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.07a
    • /
    • pp.1092-1095
    • /
    • 2001
  • Steady state thermal analysis has been done by a finite element method in a diode of 12kV blocking voltage. The diode was fabricated by soldering ten pieces of 1200V diodes in series, capping a dummy wafer at the far end of diode series, and finally wire bonded for building anode and cathode terminal. In order to achieve high voltage and reliability, the edge of each diode was beveled and passivated by resin with a thickness of 25${\mu}$m. It was assumed that the generated heat which is mainly by the on-state voltage drop, 9V for 12kV diode, is dissipated by way of the conduction through diodes layers to bonding wire and of the convection at the surface of passivating resin. It was predicted by the thermal analysis that the temperature rise of a pn junction of the 12kV diode can reach at the range of 16∼34$^{\circ}C$ under the given boundary conditions. The thickness and thermal conductivity(0.3∼3W/m-K) of the passivating resin did little effect to lower thermal resistance of the diode. As the length of the bonding wire increased, which means the distance of heat conduction path became longer, the thermal resistance increased considerably. The thermal analysis results imply that the generated heat of the diode is dissipated mainly by the conduction through the route of diode-dummy wafer-bonding wire, which suggests to minimize the length of the wire for the lowest thermal resistance.

  • PDF

Simulation Study of Front-Lit Versus Back-Lit Si Solar Cells

  • Choe, Kwang Su
    • Korean Journal of Materials Research
    • /
    • v.28 no.1
    • /
    • pp.38-42
    • /
    • 2018
  • Continuous efforts are being made to improve the efficiency of Si solar cells, which is the prevailing technology at this time. As opposed to the standard front-lit solar cell design, the back-lit design suffers no shading loss because all the metal electrodes are placed on one side close to the pn junction, which is referred to as the front side, and the incoming light enters the denuded back side. In this study, a systematic comparison between the two designs was conducted by means of computer simulation. Medici, a two-dimensional semiconductor device simulation tool, was utilized for this purpose. The $0.6{\mu}m$ wavelength, the peak value for the AM-1.5 illumination, was chosen for the incident photons, and the minority-carrier recombination lifetime (${\tau}$), a key indicator of the Si substrate quality, was the main variable in the simulation on a p-type $150{\mu}m$ thick Si substrate. Qualitatively, minority-carrier recombination affected the short circuit current (Isc) but not the opencircuit voltage (Voc). The latter was most affected by series resistance associated with the electrode locations. Quantitatively, when ${\tau}{\leq}500{\mu}s$, the simulation yielded the solar cell power outputs of $20.7mW{\cdot}cm^{-2}$ and $18.6mW{\cdot}cm^{-2}$, respectively, for the front-lit and back-lit cells, a reasonable 10 % difference. However, when ${\tau}$ < $500{\mu}s$, the difference was 20 % or more, making the back-lit design less than competitive. We concluded that the back-lit design, despite its inherent benefits, is not suitable for a broad range of Si solar cells but may only be applicable in the high-end cells where float-zone (FZ) or magnetic Czochralski (MCZ) Si crystals of the highest quality are used as the substrate.