• Title/Summary/Keyword: Oxide Dielectric

Search Result 739, Processing Time 0.029 seconds

원자층 식각을 이용한 Sub-32 nm Metal Gate/High-k Dielectric CMOSFETs의 저손상 식각공정 개발에 관한 연구

  • Min, Gyeong-Seok;Kim, Chan-Gyu;Kim, Jong-Gyu;Yeom, Geun-Yeong
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.463-463
    • /
    • 2012
  • ITRS (international technology roadmap for semiconductors)에 따르면 MOS(metal-oxide-semiconductor)의 CD (critical dimension)가 45 nm node이하로 줄어들면서 poly-Si/$SiO_2$를 대체할 수 있는 poly-Si/metal gate/high-k dielectric이 대두된다고 보고하고 있다. 일반적으로 high-k dielectric를 식각시 anisotropic 한 식각 형상을 형성시키기 위해서 plasma를 이용한 RIE (reactive ion etching)를 사용하고 있지만 PIDs (plasma induced damages)의 하나인 PIED (plasma induced edge damage)의 발생이 문제가 되고 있다. PIED의 원인으로 plasma의 direct interaction을 발생시켜 gate oxide의 edge에 trap을 형성시키므로 그 결과 소자 특성 저하가 보고되고 있다. 그러므로 본 연구에서는 이에 차세대 MOS의 high-k dielectric의 식각공정에 HDP (high density plasma)의 ICP (inductively coupled plasma) source를 이용한 원자층 식각 장비를 사용하여 PIED를 줄일 수 있는 새로운 식각 공정에 대한 연구를 하였다. One-monolayer 식각을 위한 1 cycle의 원자층 식각은 총 4 steps으로 구성 되어 있다. 첫 번째 step은 Langmuir isotherm에 의하여 표면에 highly reactant atoms이나 molecules을 chemically adsorption을 시킨다. 두 번째 step은 purge 시킨다. 세 번째 step은 ion source를 이용하여 발생시킨 Ar low energetic beam으로 표면에 chemically adsorbed compounds를 desorption 시킨다. 네 번째 step은 purge 시킨다. 결과적으로 self limited 한 식각이 이루어짐을 볼 수 있었다. 실제 공정을 MOS의 high-k dielectric에 적용시켜 metal gate/high-k dielectric CMOSFETs의 NCSU (North Carolina State University) CVC model로 구한 EOT (equivalent oxide thickness)는 변화가 없으면서 mos parameter인 Ion/Ioff ratio의 증가를 볼 수 있었다. 그 원인으로 XPS (X-ray photoelectron spectroscopy)로 gate oxide의 atomic percentage의 분석 결과 식각 중 발생하는 gate oxide의 edge에 trap의 감소로 기인함을 확인할 수 있었다.

  • PDF

The Charge Trapping Properties of ONO Dielectric Films (재산화된 질화산화막의 전하포획 특성)

  • 박광균;오환술;김봉렬
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.29A no.8
    • /
    • pp.56-62
    • /
    • 1992
  • This paper is analyzed the charge trapping and electrical properties of 0(Oxide), NO(Nitrided oxide) and ONO(Reoxidized nitrided oxide) as dielectric films in MIS structures. We have processed bottom oxide and top oxide by the thermal method, and nitride(Si$_{3}N_{4}$) by the LPCVD(Low Pressure Chemical Vapor Deposition) method on P-type(100) Silicon wafer. We have studied the charge trapping properties of the dielectrics by using a computer controlled DLTS system. All of the dielectric films are shown peak nearly at 300K. Those are bulk traps. Many trap densities which is detected in NO films, but traps. Many trap densities which is detected in NO films. Varing the nitride thickness, the trap densities of thinner nitride is decreased than the thicker nitride. Finally we have found that trap densities of ONO films is affected by nitride thickness.

  • PDF

A Study on the Properties of Anodic Oxide Films Formed on Al Alloys in Oxalic Acid (알루미늄 합금 소재의 옥살산 아노다이징 피막 물성 연구)

  • Jeong, Nagyeom;Park, Jihyun
    • Journal of the Korean institute of surface engineering
    • /
    • v.53 no.5
    • /
    • pp.249-256
    • /
    • 2020
  • As the size of manufacturing equipment for LCD and OLED displays increases, replacement of existing heavy stainless steel components with light metals, such as aluminum alloys, is being more important in semiconducting and display manufacturing industries. To use aluminum alloys for components in semiconducting and display industries, it is important to develop a new anodization method for improved performance of anodic oxide films than conventional anodization method based on sulfuric acid. In this work, optimum applied current density and the best sealing methods for anodic oxide films in 3% oxalic acid were explored. Experimental results showed 2.5 A/dm2 is the best applied current density for improved hardness and dielectric breakdown voltage. Sealing of the anodic oxide films further improved their hardness, dielectric breakdown voltage and resistance to HCl, by which application of anodic oxide films become applicable for components in semiconducting and display industries.

Dielectric Constant with $SiO_2$ thickness in Polycrystalline Si/ $SiO_2$II Si structure (다결정 Si/ $SiO_2$II Si 적층구조에서 $SiO_2$∥ 층의 두께에 따른 유전특성의 변화)

  • 송오성;이영민;이진우
    • Journal of the Korean institute of surface engineering
    • /
    • v.33 no.4
    • /
    • pp.217-221
    • /
    • 2000
  • The gate oxide thickness is becoming thinner and thinner in order to speed up the semiconductor CMOS devices. We have investigated very thin$ SiO_2$ gate oxide layers and found anomaly between the thickness determined with capacitance measurement and these obtained with cross-sectional high resolution transmission electron microscopy. The thicknesses difference of the two becomes important for the thickness of the oxide below 5nm. We propose that the variation of dielectric constant in thin oxide films cause the anomaly. We modeled the behavior as (equation omitted) and determined $\varepsilon_{bulk}$=3.9 and $\varepsilon_{int}$=-4.0. We predict that optimum $SiO_2$ gate oxide thickness may be $20\AA$ due to negative contribution of the interface dielectric constant. These new results have very important implication for designing the CMOS devices.s.

  • PDF

Hafnium Oxide Layer Based Metal-Oxide-Semiconductor (MOS) Capacitors with Annealing Temperature Variation

  • Lee, Na-Yeong;Choe, Byeong-Deok
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.318.1-318.1
    • /
    • 2016
  • Hafnium Oxide (HfOx) has been attracted as a promising gate dielectric for replacing SiO2 in gate stack applications. In this paper, Metal-Oxide-Semiconductor (MOS) capacitor with solution processed HfO2 high-k material as a dielectric were fabricated. The solvent using $HfOCl2{\cdot}8H2O$ dissolve in 2-Methoxy ethanol was prepared at 0.3M. The HfOx layers were deposited on p-type silicon substrate by spin-coating at $250^{\circ}C$ for 5 minutes on a hot plate and repeated the same cycle for 5 times, followed by annealing process at 350, 450 and $550^{\circ}C$ for 2 hours. When the annealing temperature was increased from 350 to $550^{\circ}C$, capacitance value was increased from 337 to 367 pF. That was resulted from the higher temperature of HfOx which have more crystallization phase, therefore dielectric constant (k) was increased from 11 to 12. It leads to the formation of dense HfOx film and improve the ability of the insulator layer. We confirm that HfOx layer have a good performance for dielectric layer in MOS capacitors.

  • PDF

Dielectric breakdown of anodic oxide films formed on AA6061 in 20% H2O4and 8% H2SO4+ 3% C2H2O4 solutions (20% 황산 및 8% 황산 + 3% 옥살산에서 AA6061 합금 표면에 형성된 아노다이징 피막의 내전압 특성)

  • Cheolgi Park;Jaehwak Jang;Yunsuk Hyun;Sungmo Moon
    • Journal of the Korean institute of surface engineering
    • /
    • v.57 no.1
    • /
    • pp.8-13
    • /
    • 2024
  • Anodizing of Al6061 alloy was conducted in two different electrolytes of 20% sulfuric acid and 8% sulfuric acid + 3 % oxalic acid solutions at a constant current or decreasing current density conditions, and its dielectric breakdown voltage was measured. The surface morphology of anodic oxide films was observed by TEM and thermal treatment was carried out at 400 ℃ for 2 h to evaluate the resistance of the anodic oxide films to crack initiation. The anodic oxide film formed in 8% sulfuric acid + 3 % oxalic acid solution showed higher dielectric breakdown voltage and better resistance to crack initiation at 400 ℃ than that formed in 20% sulfuric acid solution. The dielectric breakdown voltage increased 6 ~12% by applying decreasing current density comparing with a constant current density.

Application of Neodymium Oxide into Transparent Dielectric Materials for PDP

  • Jung, Byung-Hae;Kim, Hyung-Sun;Lee, Ki-Sung;Sohn, Sang-Ho;Kwon, Tae-In;Lee, Sung-Wook
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2002.08a
    • /
    • pp.799-802
    • /
    • 2002
  • For purer images in plasma display panel, a new dielectric compositions containing neodymium oxide were studied. In the present study, Pb-based compositions were used as mother glasses (PbO-$B_2O_3-SiO_2Nd_2O_3$) and thermal, dielectric, and optical properties were measured. As a result the new dielectric with a rare-earth oxide made selectively visible light penetrated and showed especially noticeable absorption properties at 585 nm that is surely related to the erroneous gas from Ne discharge. Thus, this light purple colored glass composition will help PDP to come true to get better imaging process.

  • PDF

A study on the dielectric characteristics improvement of gate oxide using tungsten policide (텅스텐 폴리사이드를 이용한 게이트 산화막의 절연특성 개선에 관한연구)

  • 엄금용;오환술
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.34D no.6
    • /
    • pp.43-49
    • /
    • 1997
  • Tungsten poycide has studied gate oxide reliability and dielectric strength charactristics as the composition of gate electrode which applied submicron on CMOS and MOS device for optimizing gate electrode resistivity. The gate oxide reliability has been tested using the TDDB(time dependent dielectric breakdwon) and SCTDDB (stepped current TDDB) and corelation between polysilicon and WSi$_{2}$ layer. iN the case of high intrinsic reliability and good breakdown chracteristics on polysilicon, confirmed that tungsten polycide layer is a better reliabilify properities than polysilicon layer. Also, hole trap is detected on the polysilicon structure meanwhile electron trap is detected on polycide structure. In the case of electron trap, the WSi$_{2}$ layer is larger interface trap genration than polysilicon on large POCL$_{3}$ doping time and high POCL$_{3}$ doping temperature condition. WSi$_{2}$ layer's leakage current is less than 1 order and dielectric strength is a larger than 2MV/cm.

  • PDF

Polarization behavior of polyvinylidene fluoride films with the addition of reduced graphene oxide

  • Lee, Junwoo;Lim, Sangwoo
    • Journal of Industrial and Engineering Chemistry
    • /
    • v.67
    • /
    • pp.478-485
    • /
    • 2018
  • The effect of reduced graphene oxide (RGO) addition on the dielectric and piezoelectric behavior of the polyvinylidene fluoride (PVDF) films was studied. Dielectric constant increased by four times and piezoelectric coefficient also increased twice by the addition of RGO in the PVDF films. Based on capacitance-voltage and ellipsometry measurements and the Kramers-Kronig transformation, it is concluded that the enhanced dielectric and piezoelectric properties of the PVDF/RGO films resulted from the increased orientational polarization due to a phase transition from nonpolar crystalline ${\alpha}$ phase to polar crystalline ${\beta}$ phase in the PVDF structure.

Characteristics of the Reoxidized Oxynitride Gate Dielectric for Charge Trap Type NVSM (전하 트랩 형 비휘발성 기억소자를 위한 재산화 산화질화막 게이트 유전악의 특성에 관한 연구)

  • 이상은;박승진;김병철;서광열
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1999.11a
    • /
    • pp.37-40
    • /
    • 1999
  • For the first time, charge trapping nonvolatile semiconductor memories with the deoxidized oxynitride gate dielectric is proposed and demonstrated. Gate dielectric wit thickness of less than 1 nm have been grown by postnitridation of pregrown thermal silicon oxides in NO ambient and then reoxidation. The nitrogen distribution and chemical state due to NO anneal/reoxidation were investigated by M-SIMS, TOF-SIMS, AES depth profiles. When the NO anneal oxynitride film was reoxidized on the nitride film, the nitrogen at initial oxide interface not only moved toward initial oxide interface, but also diffused through the newly formed tunnel oxide by exchange for oxygen. The results of reoxidized oxynitride(ONO) film analysis exhibits that it is made up of SiO$_2$(blocking oxide)/N-rich SiON interface/Si-rich SiON(nitrogen diffused tunnel oxide)/Si substrate. In addition, the SiON and the S1$_2$NO Phase is distributed mainly near the tunnel oxide, and SiN phase is distributed mainly at tunnel oxide/Si substrate interface.

  • PDF