• 제목/요약/키워드: Electronic Power Consumption

검색결과 801건 처리시간 0.076초

전투함 하이브리드 전기추진 시스템의 PTO 운전모드 적용 및 연료절감 효과 연구 (A Study on the Adoption of Power Take Off Operation Mode and Fuel-Saving Effect in the Hybrid Electric Propulsion System for a Warship)

  • 김소연
    • 전력전자학회논문지
    • /
    • 제24권1호
    • /
    • pp.40-48
    • /
    • 2019
  • Hybrid electric propulsion systems (H-EPSs) are an intermediate step for integrated full electric propulsion warships. H-EPSs are a dynamic combination of mechanical and electrical propulsion systems to achieve the required mission performances. The system modes could adapt to meet the requirement of the various operation conditions of a warship. This paper presents a configuration and operating modes of H-EPSs considering the operation conditions of a destroyer class warship. The system has three propulsion modes, namely, motoring mode, generating mode [power take off (PTO) mode], and mechanical mode. The PTO mode requires a careful fuel efficiency analysis because the fuel consumption rate of propulsion engines may be low compared with the generator's engines depending on the loading power. Therefore, the calculation of fuel consumption according to the operating modes is performed in this study. Although the economics of the PTO mode depends on system cases, it has an advantage in that it ensures the reliability of electric power in case of blackout or minimum generator operation.

다양한 진화 알고리즘으로 설계된 ECC회로들의 전력소비 연구 (Study of the power consumption of ECC circuits designed by various evolution strategies)

  • 이희성;김은태
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2008년도 하계종합학술대회
    • /
    • pp.1135-1136
    • /
    • 2008
  • Error correcting codes (ECC) are widely used in all types of memory in industry, including caches and embedded memory. The focus in this paper is on studying of power consumption in memory ECCs circuitry that provides single error correcting and double error detecting (SEC-DED) designed by various evolution strategies. The methods are applied to two commonly used SEC-DED codes: Hamming and odd column weight Hsiao codes. Finally, we conduct some simulations to show the performance of the various methods.

  • PDF

a-Si Gate 구동회로의 Stepwise Gate 신호적용에 대한 연구 (A Study on Application of Stepwise Gate Signal for a-Si Gate Driver)

  • 명재훈;곽진오;이준신
    • 한국전기전자재료학회논문지
    • /
    • 제21권3호
    • /
    • pp.272-278
    • /
    • 2008
  • This paper investigated the a-si:H gate driver with the stepwise gate signal. In 1-chip type mobile LCD application the stepwise gate signal for low power consumption can be used by adding simple switching circuit. The power consumption of the a-Si:H gate driver can be decreased by employing the stepwise gate signal in the conventional circuit. In conventional one, the effect of stepwise gate signal can decrease slew rate and increase the fluctuation of gate-off state voltage, In order to increase the slew rate and decrease the gate off state fluctuation, we proposed a new a-Si:H TFT gate driver circuit. The simulation data of the new circuit show that the slew rate and the gate-off state fluctuation are improved, so the circuit can work reliably.

의료 기기용 10bit, 100Ks/S Successive Approximation A/D Converter 설계 (A Design of 10-bit 100Ks/S Successive Approximation A/D Converter for Biomedical Applications)

  • 김재운;범진욱;임신일
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2007년도 심포지엄 논문집 정보 및 제어부문
    • /
    • pp.481-482
    • /
    • 2007
  • This paper describes the design of a l0-bit 100 KSample/S CMOS A/D Converter for biomedical applications such as pulse oximetry, body weight scale, ECG etc. We adopted an asynchronous architecture in the 10-b DAC design and hence reduces the number of switches by 11 and resistors by 64 compared with the conventional l0-b DAC. We also reduced the power consumption compare with the conventional architecture by 0.4mW. Output offset cancellation technique is applied to the design of comparator. The total power consumption of designed circuit is 190uW at the supply voltage of 1.8V with the 0.18um general CMOS technology.

  • PDF

Ba-Ti-Si 세라믹 방전관의 오존 발생 특성 연구 (A Study on Ozone Generation Characteristic using Ba-Ti-Si Ceramic Tube)

  • 이동훈;박홍재;박재윤
    • 한국전기전자재료학회논문지
    • /
    • 제16권7호
    • /
    • pp.634-640
    • /
    • 2003
  • This paper is to be researched into ozone generation character of Bi-Ti-Si type high dielectric yield ceramic catalyst discharge tube. And conditions of basic experiment are the outside diameter of discharge tube : 52 mm, the length of discharge tube : 350 mm, the frequence : 900 Hz, the temperature of cooling water : 25 $^{\circ}C$, quantity of flow : 5, 10, 20 l/min, pressure : 1.2, 1.4, 1.6 atm, and distance of discharge gap : 0.4, 0.6, 0.8 mm. Ozone generation characteristics were measured to consumption power. At quantity of flow : 20 l/min, discharge gap : 0.6 mm, pressure : 1.6, and consumption power : 150 W, Maximum ozone generation efficiency of 175 g/kWh was obtained. Maximum ozone generation efficiency was measured below the flow quantity of 20 l/min at below pressure of 1.6 atm. However, Maximum ozone generation efficiency was measured over the flow quantity of 20 l/min at over pressure of 1.6 atm.

Area- and Energy-Efficient Ternary D Flip-Flop Design

  • Taeseong Kim;Sunmean Kim
    • 센서학회지
    • /
    • 제33권3호
    • /
    • pp.134-138
    • /
    • 2024
  • In this study, we propose a ternary D flip-flop using tristate ternary inverters for an energy-efficient ternary circuit design of sequential logic. The tristate ternary inverter is designed by adding the functionality of the transmission gate to a standard ternary inverter without an additional transistor. The proposed flip-flop uses 18.18% fewer transistors than conventional flip-flops do. To verify the advancement of the proposed circuit, we conducted an HSPICE simulation with CMOS 28 nm technology and 0.9 V supply voltage. The simulation results demonstrate that the proposed flip-flop is better than the conventional flip-flop in terms of energy efficiency. The power consumption and worst delay are improved by 11.34% and 28.22%, respectively. The power-delay product improved by 36.35%. The above simulation results show that the proposed design can expand the Pareto frontier of a ternary flip-flop in terms of energy consumption. We expect that the proposed ternary flip-flop will contribute to the development of energy-efficient sensor systems, such as ternary successive approximation register analog-to-digital converters.

A 16-bit adiabatic macro blocks with supply clock generator for micro-power RISC datapath

  • Lee, Hanseung;Inho Na;Lee, Chanho;Yong Moon
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2002년도 ITC-CSCC -3
    • /
    • pp.1563-1566
    • /
    • 2002
  • A 16-bit adiabatic datapath for micro-power RISC processor is designed. The datapath is composed of a 3-read and 1-write multi-port adiabatic register file and an arithmetic and logic unit. A four-phase clock generator is also designed to provide supply clocks fer adiabatic circuits and the driving capability control scheme is proposed. All the clock line charge on the capacitive interconnections is recovered to recycle energy. Adiabatic circuits are designed based on efficient charge recovery logic(ECRL) and are implemented using a 0.35 fm CMOS technology. Functional and energy simulation is carried out to show the feasibility of adiabatic datapath. Simulation results show that the power consumption of the adiabatic datapath including supply clock generator is reduced by a factor of 1.4∼1.5 compared to that of the conventional CMOS.

  • PDF

최적 모듈 선택 아키텍쳐 합성을 위한 저전력 Force-Directed 스케쥴링에 관한 연구 (A Study on Low Power Force-Directed scheduling for Optimal module selection Architecture Synthesis)

  • 최지영;김희석
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2004년도 하계종합학술대회 논문집(2)
    • /
    • pp.459-462
    • /
    • 2004
  • In this paper, we present a reducing power consumption of a scheduling for module selection under the time constraint. A a reducing power consumption of a scheduling for module selection under the time constraint execute scheduling and allocation for considering the switching activity. The focus scheduling of this phase adopt Force-Directed Scheduling for low power to existed Force-Directed Scheduling. and it constructs the module selection RT library by in account consideration the mutual correlation of parameters in which the power and the area and delay. when it is, in this paper we formulate the module selection method as a multi-objective optimization and propose a branch and bound approach to explore the large design space of module selection. Therefore, the optimal module selection method proposed to consider power, area, delay parameter at the same time. The comparison experiment analyzed a point of difference between the existed FDS algorithm and a new FDS_RPC algorithm.

  • PDF

Integrated Rail-to-Rail Low-Voltage Low-Power Enhanced DC-Gain Fully Differential Operational Transconductance Amplifier

  • Ferri, Giuseppe;Stornelli, Vincenzo;Celeste, Angelo
    • ETRI Journal
    • /
    • 제29권6호
    • /
    • pp.785-793
    • /
    • 2007
  • In this paper, we present an integrated rail-to-rail fully differential operational transconductance amplifier (OTA) working at low-supply voltages (1.5 V) with reduced power consumption and showing high DC gain. An embedded adaptive biasing circuit makes it possible to obtain low stand-by power dissipation (lower than 0.17 mW in the rail-to-rail version), while the high DC gain (over 78 dB) is ensured by positive feedback. The circuit, fabricated in a standard CMOS integrated technology (AMS 0.35 ${\mu}m$), presents a 37 V/${\mu}s$ slew-rate for a capacitive load of 15 pF. Experimental results and high values of two quality factors, or figures of merit, show the validity of the proposed OTA, when compared with other OTA configurations.

  • PDF

CMOS 공정을 이용한 Cascode 구조의 LNA 설계 (The Study on Design of the CMOS Cascode LNA)

  • 오재욱;하상훈;김형석
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2006년도 제37회 하계학술대회 논문집 C
    • /
    • pp.1601-1602
    • /
    • 2006
  • A cascode low noise amplifier(LNA) for a 2.45GHz RFID reader is designed using 0.25um CMOS technology. There are four LNA design techniques applied to the cascode topology. In this paper, power-constrained simultaneous noise and input matching(PCSNIM) technique is used for low power consumption and achieving the noise matching and input matching simultaneously. Simulation results demonstrate a noise figure of 2.75dB, a power gain of 10.17dB, and a dissipation power of 8.65mW with 1V supply.

  • PDF