• 제목/요약/키워드: Circuits

검색결과 4,531건 처리시간 0.034초

직렬입력-병렬출력 연결된 2-스위치 포워드 컨버터의 시간 영역 시뮬레이션을 위한 고속 분리 알고리즘 (A Fast-Decoupled Algorithm for Time-Domain Simulation of Input-Series-Output-Parallel Connected 2-Switch Forward Converter)

  • 김만고
    • 동력기계공학회지
    • /
    • 제6권3호
    • /
    • pp.64-70
    • /
    • 2002
  • A fast decoupled algorithm for time domain simulation of power electronics circuits is presented. The circuits can be arbitrarily configured and can incorporate feedback amplifier circuits. This simulation algorithm is performed for the input series output parallel connected 2 switch forward converter. Steady state and large signal transient responses due to a step load change are simulated. The simulation results are verified through experiments.

  • PDF

Domino CMOS 회로의 고장 시뮬레이터 (Fault Simulator for Domino CMOS Circuits)

  • 박동규;이주희;이흥;임인칠
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1987년도 전기.전자공학 학술대회 논문집(II)
    • /
    • pp.1516-1520
    • /
    • 1987
  • This paper proposes fault simulation algorithms for Domino CMOS circuits, The inputs having fanouts are described correctly in the algorithms by modeling the functional block in the Domino CMOS circuits as Modified dependency matrix. The proposed algorithms generate easily the test sequence which can detect the s-a-O, s-a-I, stuckopen faults in the Domino CMOS circuits.

  • PDF

속도독립회로의 무해고장특성 (Redundant fault characterization of speed independent circuits)

  • 오은정;이동익
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 1998년도 하계종합학술대회논문집
    • /
    • pp.823-826
    • /
    • 1998
  • This paper addresses a characterization of fault effects in asynchronous circuits. A characterization has been performed on races caused by a single stuck-at faults (SSAF). The faults sometimes lead to races in faulty circuits, which prevent faults from observing and the circuit is insufficiently tested. To identify those obstacles, we have proposed non-detectable single stuck-at fault(NDSSAF) conditions and proposed an algorithm to find them. In the help of the proposed methodology, the asynchronous circuits can be fully SSAF testable.

  • PDF

Mixed Model Reduction to Improve Steady-State Behaviour of RLC Circuits

  • Lee, Won-Kyu;Victor Sreeram
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2002년도 ICCAS
    • /
    • pp.75.1-75
    • /
    • 2002
  • Several model order reduction methods for large RLC circuits have been developed in the last few years. Krylop subspace based methods are extremely effective for generating the low order models of large system but there is no optimal theory for the resulting models. Alternatively, methods based truncated balanced realization have an optimality property but are too computationally expensive to use on complicated problems such as large RLC circuits. In this paper, we present a method for improving time domain response of reduced order RLC circuits. The method used here is based on combing Krylop subspace based method and truncated balanced realization method plus residualization. The metho...

  • PDF

$I^2L$회로에 의한 다식논리함수의 설계 (Design of Multivalued Logic Functions Using $I^2L$ Circuits)

  • 김흥수;성현경
    • 대한전자공학회논문지
    • /
    • 제22권4호
    • /
    • pp.24-32
    • /
    • 1985
  • This paper presents the design method for multivalued logic functions using $I^2L$ circuits. First, the a비orithm that transforms delta functions into discrete functions of a truncated difference is obtained. The realization of multivalued logic circuits by this algorithm is discussed. And then, the design method is achieved by mixing discrete functions and delta functions using the modified algorithm for given multivalued truth tables. The techniques discussed here are easily extended to multi-input and multi-output logic circuits.

  • PDF

Virtual ground monitoring for high fault coverage of linear analog circuits

  • Roh, Jeongjin
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제2권3호
    • /
    • pp.226-232
    • /
    • 2002
  • This paper explains a technique to improve the fault coverage of oscillation-test [1-5] for linear analog circuits. The transient behavior of the virtual ground is monitored during oscillation to extract information of the circuit. The limitation of the oscillation-test is analyzed, and an efficient signature analysis technique is proposed to maximize the fault coverage. The experimental result proves that the parametric fault coverage can be significantly increased by the proposed technique.

결합동기와 구동동기를 이용한 카오스 주파수 천이 변.복조 회로 (Modulation and demodulation circuits of chaos frequency shift keying using coupled synchronization and drive synchronization)

  • 정종은;박진수
    • 전자공학회논문지B
    • /
    • 제33B권7호
    • /
    • pp.86-98
    • /
    • 1996
  • Modulation and demodualtion circuits of chaos frequency shift keying have been implemented using chua's circuits. The modulatin circuit, which is designed ot perform the frequency-doubling by coupled synchronization wihtout changing the intrinsic characteristics of its two chaos signals generated, modulates the digital input signals. The demodulation circuit detects the digital input signals form carrier by drive synchronization. these circuits, which are simplest until now and have no restriction to their digital input amplitudes, perform the aimed functions.

  • PDF

전동밸브의 구동회로에서 Opto-Coupler들의 one chip화 구현 (Realization of one chip for opto-couplers in driving circuit of electric valve)

  • 정원채
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2001년도 하계종합학술대회 논문집(5)
    • /
    • pp.181-184
    • /
    • 2001
  • This paper has been studied driving circuits in electrical valves. Also in this paper, opto-couplers of driving circuit are replaced with digital one chip of Altera company. Designs in order to realization of one chip are carried out with Altera Max Plus II. For compact size and light weight, the realization with one chip is necessary in the electrical valves. This paper has designed and presented the digital schemetic circuits, finally the driving circuits are sucessfully operated with the designed chip and showed the saving of area in the driving circuits of electric valves.

  • PDF

컴퓨터를 이용한 순차 논리 회로의 설계(비동기 순차논리 회로의 경우 (Computer-Aided Design of Sequential Logic Circuits (Case of Asynchronous Sequential Logic Circuits))

  • 김병철;조동섭;황희영
    • 대한전기학회논문지
    • /
    • 제33권2호
    • /
    • pp.47-55
    • /
    • 1984
  • This paper is concerned with a computer-aided state assignment, that is, coding race-free internal states of asynchronous sequential circuits, and a method for minimizing the combinational network of asynchronous sequential circuits. The FORTRAN version of the peoposed algorithm results in race-free state assignments and reduction of the number of connections and gates with near minimal hardware cost. Some examples are designed by the proposed computer program to illustrate the algorithm in this paper. Finally, results are compared with those of the other methods.

  • PDF

테스트가 용이한 고속 풀 스윙 BiCMOS회로의 설계방식과 테스트 용이도 분석 (Disign Technique and Testability Analysis of High Speed Full-Swing BiCMOS Circuits)

  • 이재민;정광선
    • 한국산업융합학회 논문집
    • /
    • 제4권2호
    • /
    • pp.199-205
    • /
    • 2001
  • With the growth of BiCMOS technology in ASIC design, the issue of analyzing fault characteristics and testing techniques for BiCMOS circuits become more important In this paper, we analyze the fault models and characteristics of high speed full-swing BiCMOS circuits and the DFT technique to enhance the testability of full-swing high speed BiCMOS circuits is discussed. The SPICE simulation is used to analyze faults characteristics and to confirm the validity of DFT technique.

  • PDF