• Title/Summary/Keyword: Carrier Barrier

Search Result 155, Processing Time 0.029 seconds

Stability of Gas Response Characteristics of IGZO (IGZO 박막의 CO2 가스 반응에 대한 안정성)

  • Oh, Teresa
    • Journal of the Semiconductor & Display Technology
    • /
    • v.17 no.3
    • /
    • pp.17-20
    • /
    • 2018
  • IGZO thin films were prepared on n-type Si substrates to research the interface characteristics between IGZO and substrate. After the annealing processes, the depletion layer was formed at the interface to make a Schottky contact owing to the electron-hall fair recombination. The carrier density was decreased by the effect of depletion layer and the hall mobility decreased during the deposition processes. But the annealing effect of depletion layer increased the hall mobility because of the increment of potential barrier and the extension of depletion layer. It was confirmed that it is useful to observe the depletion effect and Schottky contact's properties by complementary using the Hall measurement and I-V measurement.

The Tunneling Effect at Semiconductor Interfaces by Hall Measurement (홀측정을 이용한 ZTO 반도체 박막계면에서의 터널링 효과)

  • Oh, Teresa
    • Korean Journal of Materials Research
    • /
    • v.29 no.7
    • /
    • pp.408-411
    • /
    • 2019
  • ZTO/n-Si thin film is produced to investigate tunneling phenomena by interface characteristics by the depletion layer. For diversity of the depletion layer, the thin film of ZTO is heat treated after deposition, and the gpolarization is found to change depending on the heat treatment temperature and capacitance. The higher the heat treatment temperature is, the higher the capacitance is, because more charges are formed, the highest at $150^{\circ}C$. The capacitance decreases at $200^{\circ}C$ ZTO heat treated at $150^{\circ}C$ shows tunneling phenomena, with low non-resistance and reduced charge concentration. When the carrier concentration is low and the resistance is low, the depletion layer has an increased potential barrier, which results in a tunneling phenomenon, which results in an increase in current. However, the ZTO thin film with high charge or high resistance shows a Schottky junction feature. The reason for the great capacitance increase is the increased current due to tunneling in the depletion layer.

Enhancing the Efficiency of Core/Shell Nanowire with Cu-Doped CdSe Quantum Dots Arrays as Electron Transport Layer (구리 이온 도핑된 카드뮴 셀레나이드 양자점 전자수송층을 갖는 나노와이어 광전변환소자의 효율 평가)

  • Lee, Jonghwan;Hwang, Sung Won
    • Journal of the Semiconductor & Display Technology
    • /
    • v.19 no.4
    • /
    • pp.94-98
    • /
    • 2020
  • The core/shell of nanowires (NWs) with Cu-doped CdSe quantum dots were fabricated as an electron transport layer (ETL) for perovskite solar cells, based on ZnO/TiO2 arrays. We presented CdSe with Cu2+ dopants that were synthesized by a colloidal process. An improvement of the recombination barrier, due to shell supplementation with Cu-doped CdSe quantum dots. The enhanced cell steady state was attributable to TiO2 with Cu-doped CdSe QD supplementation. The mechanism of the recombination and electron transport in the perovskite solar cells becoming the basis of ZnO/TiO2 arrays was investigated to represent the merit of core/shell as an electron transport layer in effective devices.

Interfacial reaction and Fermi level movements of p-type GaN covered by thin Pd/Ni and Ni/Pd films

  • 김종호;김종훈;강희재;김차연;임철준;서재명
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 1999.07a
    • /
    • pp.115-115
    • /
    • 1999
  • GaN는 직접천이형 wide band gap(3.4eV) 반도체로서 청색/자외선 발광소자 및 고출력 전자장비등에의 응용성 때문에 폭넓게 연구되고 있다. 이러한 넓은 분야의 응용을 위해서는 열 적으로 안정된 Ohmic contact을 반드시 실현되어야 한다. n-type GaN의 경우에는 GaN계면에서의 N vacancy가 n-type carrier로 작용하기 때문에 Ti, Al, 같은 금속을 접합하여 nitride를 형성함에 의해서 낮은 접촉저항을 갖는 Ohmic contact을 하기가 쉽다. 그러나 p-type의 경우에는 일 함수가 크고 n-type와 다르게 nitride가 형성되지 않는 금속이 Ohmic contact을 할 가능성이 많다. 시료는 HF(HF:H2O=1:1)에서 10분간 초음파 세척을 한 후 깨끗한 물에 충분히 헹구었다. 그런 후에 고순도 Ar 가스로 건조시켰다. Pd와 Ni은 열적 증착법(thermal evaporation)을 사용하여 p-GaN에 상온에서 증착하였다. 현 연구에서는 열처리에 의한 Pd의 clustering을 줄이기 위해서 wetting이 좋은 Ni을 Pd 증착 전과 후에 삽입하였으며, monchromatic XPS(x-ray photoelectron spectroscopy) 와 SAM(scanning Auger microscopy)을 사용하여 열처리 전과 40$0^{\circ}C$, 52$0^{\circ}C$ 그리고 695$0^{\circ}C$에서 3분간 열처리 후의 온도에 따른 morphology 변화, 계면반응(interfacial reaction) 및 벤드 휨(band bending)을 비교 연구하였다. Nls core level peak를 사용한 band bending에서 Schottky barrier height는 Pd/Ni bi-layer 접합시 2.1eV를, Ni/Pd bi-layer의 경우에 2.01eV를 얻었으며, 이는 Pd와 Ni의 이상적인 Schottky barrier height 값 2.38eV, 2.35eV와 비교해 볼 때 매우 유사한 값임을 알 수 있다. 시료를 후열처리함에 의해 52$0^{\circ}C$까지는 barrier height는 큰 변화가 없으나, $650^{\circ}C$에서 3분 열처리 후에 0.36eV, 0.28eV 만큼 band가 더 ?을 알 수 있었다. Pd/Ni 및 Ni/Pd 접합시 $650^{\circ}C$까지 후 열 처리 과정에서 계면에서 matallic Ga은 온도에 비례하여 많은 양이 형성되어 표면으로 편석(segregation)되어지나, In-situ SAM을 이용한 depth profile을 통해서 Ni/Pd, Pd/Ni는 증착시 uniform하게 성장함을 알 수 있었으며, 후열처리 함에 의해서 점차적으로 morphology 의 변화가 일어나기 시작함을 볼 수 있었다. 이는 $650^{\circ}C$에서 열처리 한후의 ex-situ AFM을 통해서 재확인 할 수 있었다. 이상의 결과로부터 GaN에 Pd를 접합 시 심한 clustering이 형성되어 Ohoic contact에 문제가 있으나 Pd/Ni 혹은 Ni/Pd bi-layer를 사용함에 의해서 clustering의 크기를 줄일 수 있었다. Clustering의 크기는 Ni/Pd bi-layer의 경우가 작았으며, $650^{\circ}C$ 열처리 후에 barrier height는 Pd/Ni bi-layer의 경우에도 Ni의 영향을 받음을 알 수 있었다.

  • PDF

Convergence Study on Impact of Career Barrier on Seeking Stress of Senior Nursing Students : Mediating Effect of Career Maturity (간호학과 졸업예정자의 진로장벽이 취업스트레스에 미치는 영향에 대한 융합 연구 : 진로성숙도를 매개로)

  • Woo, Sang-Jun;Ha, Yoon-Joo;Kim, Eun-A
    • Journal of Digital Convergence
    • /
    • v.16 no.8
    • /
    • pp.211-219
    • /
    • 2018
  • The purpose of this study was to examine the mediating effects of career maturity on the relation between carrier barriers and senior nursing students's jobs seeking stress. Data analysis was conducted over 208 senior nursing students from three nursing schools in G city and J province. The research methods examined the influence of variables on dependent variable, with difference of carrier maturity. As a result, career barriers had a negative correlation with career maturity but had a positive correlation with jobs seeking stress. Also, career barriers had significant effects on jobs seeking stress(35%, F=109.89, p<.001), mediating effect of career maturity was significant(z=12.24, p<.001). Accordingly, the results indicated that career maturity could buffer the risk of jobs seeking stress of senior nursing student from career barriers. In conclusion, systematic measures are needed to lower career barriers and improve career maturity in order to reduce jobs seeking stress of senior nursing students. It is necessary to develop a strategy to develop career guidance information system that, is specialized in nursing course as well as counselling that utilizes individual ability development, self-esteem management and friend's system.

Analysis of Threshold Voltage Characteristics for Double Gate MOSFET Based on Scaling Theory (스켈링이론에 따른 DGMOSFET의 문턱전압 특성분석)

  • Jung, Hak-Kee;Han, Ji-Hyung;Jeong, Dong-Soo
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2012.05a
    • /
    • pp.683-685
    • /
    • 2012
  • This paper have presented the analysis of the change for threshold voltage and drain induced barrier lowering among short channel effects occurred in subthreshold region for double gate(DG) MOSFET with two gates to be next-generation devices, based on scaling theory. To obtain the analytical solution of Poisson's equation, Gaussian function been used as carrier distribution to analyze closely for experimental results, and the threshold characteristics have been analyzed for device parameters such as channel thickness and doping concentration and projected range and standard projected deviation of Gaussian function. Since this potential model has been verified in the previous papers, we have used this model to analyze the threshold chatacteristics. As a result to apply scaling theory, we know the threshold voltage and drain induced barrier lowering is changed, and the deviation rate is changed for device parameters for DGMOSFET.

  • PDF

A 1.485 Gbps Wireless Video Signal Transmission System at 240 GHz (240 GHz, 1.485 Gbps 비디오신호 무선 전송 시스템)

  • Lee, Won-Hui;Chung, Tae-Jin
    • The Journal of the Institute of Internet, Broadcasting and Communication
    • /
    • v.10 no.4
    • /
    • pp.105-113
    • /
    • 2010
  • In this paper, a 1.485 Gbps video signal transmission system using the carrier frequency of 240 GHz band was designed and simulated. The sub-harmonic mixer based on Schottky barrier diode was simulated in the transmitter and receiver. Both of heterodyne and direct detection receivers were simulated for each performance analysis. The ASK modulation was used in the transmitter and the envelop detection method was used in the receiver. The transmitter simulation results showed that the RF output power was -11.4 dBm($73{\mu}W$), when the IF input power was -3 dBm(0.5 mW) at the LO power of 7 dBm(5 mW) in sub-harmonic mixer, which corresponds to SSB(Single Side Band) conversion loss of 8.4 dB. This value is similar to the conversion loss of 8.0 dB(SSB) of VDI's commercial model WR3.4SHM(220~325 GHz) at 240 GHz. The combined transmitter and receiver simulation results showed that the recovered signal waveforms were in good agreement to the transmitted 1.485 Gbps NRZ signal.

An Analytical Model for the Threshold Voltage of Short-Channel Double-Material-Gate (DMG) MOSFETs with a Strained-Silicon (s-Si) Channel on Silicon-Germanium (SiGe) Substrates

  • Bhushan, Shiv;Sarangi, Santunu;Gopi, Krishna Saramekala;Santra, Abirmoya;Dubey, Sarvesh;Tiwari, Pramod Kumar
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.13 no.4
    • /
    • pp.367-380
    • /
    • 2013
  • In this paper, an analytical threshold voltage model is developed for a short-channel double-material-gate (DMG) strained-silicon (s-Si) on silicon-germanium ($Si_{1-X}Ge_X$) MOSFET structure. The proposed threshold voltage model is based on the so called virtual-cathode potential formulation. The virtual-cathode potential is taken as minimum channel potential along the transverse direction of the channel and is derived from two-dimensional (2D) potential distribution of channel region. The 2D channel potential is formulated by solving the 2D Poisson's equation with suitable boundary conditions in both the strained-Si layer and relaxed $Si_{1-X}Ge_X$ layer. The effects of a number of device parameters like the Ge mole fraction, Si film thickness and gate-length ratio have been considered on threshold voltage. Further, the drain induced barrier lowering (DIBL) has also been analyzed for gate-length ratio and amount of strain variations. The validity of the present 2D analytical model is verified with ATLAS$^{TM}$, a 2D device simulator from Silvaco Inc.

The characteristics of source/drain structure for MOS typed device using Schottky barrier junction (Schottky 장벽 접합을 이용한 MOS형 소자의 소오스/드레인 구조의 특성)

  • 유장열
    • Journal of the Korean Institute of Telematics and Electronics T
    • /
    • v.35T no.1
    • /
    • pp.7-13
    • /
    • 1998
  • The VLSI devices of submicron level trend to have a lowering of reliability because of hot carriers by two dimensional influences which are caused by short channel effects and which are not generated in a long channel devices. In order to minimize the two dimensional influences, much research has been made into various types of source/drain structures. MOS typed tunnel transistor with Schottky barrier junctions at source/drain, which has the advantages in fabrication process, downsizing and response speed, has been proposed. The experimental device was fabricated with p type silicon, and manifested the transistor action, showing the unsaturated output characteristics and the high transconductance comparing with that in field effect mode. The results of trial indicate for better performance as follows; high doped channel layer to lower the driving voltage, high resistivity substrate to reduce the leakage current from the substrate to drain.

  • PDF

Analysis of Dimension-Dependent Threshold Voltage Roll-off and DIBL for Nano Structure Double Gate FinFET (나노구조 이중게이트 FinFET의 크기변화에 따른 문턱전압이동 및 DIBL 분석)

  • Jung, Hak-Kee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.4
    • /
    • pp.760-765
    • /
    • 2007
  • In this paper, the threshold voltage roll-off and drain induced barrier lowering(DIBL) have been analyzed for nano structure double gate FinFET. The analytical current model has been developed, including thermionic current and tunneling current models. The potential distribution by Poisson equation and carrier distribution by Maxwell-Boltzman statistics were used to calculate thermionic omission current, and WKB(Wentzel- Kramers-Brillouin) approximation to tunneling current. The threshold voltage roll-offs are obtained by simple adding two currents since two current is independent. The threshold voltage roll-off by this model are compared with those by two dimensional simulation and two values are good agreement. Since the tunneling current increases especially under channel length of 10nm, the threshold voltage roll-off and DIBL are very large. The channel and gate oxide thickness have to be fabricated as thin as possible to decrease this short channel effects, and this process has to be developed.