• 제목/요약/키워드: 1.8V supply

검색결과 580건 처리시간 0.024초

10-비트 CMOS 시간-인터폴레이션 디지털-아날로그 변환기 (A 10-bit CMOS Time-Interpolation Digital-to-Analog Converter)

  • 김문규;장영찬
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국정보통신학회 2012년도 추계학술대회
    • /
    • pp.225-228
    • /
    • 2012
  • 본 논문은 8-비트 디코더, 2-비트 시간-인터폴레이터, 그리고 출력 버퍼로 구성된 10-비트 시간-인터폴레이션 디지털-아날로그 변환기를 제안한다. 제안하는 시간-인터폴레이션 기법은 RC 로우패스 필터에 의한 시정수를 이용해서 charging time을 조절하여 아날로그 값을 결정하는 방법이다. 또한 시간-인터폴레이터를 구현하기 위해 공정 변화를 최소화하기 위해 레플리카 회로를 포함한 제어 펄스 발생기를 제안한다. 제안하는 10-비트 시간-인터폴레이션 디지털-아날로그 변환기는 3.3 V $0.35{\mu}m$ 1-poly 6-metal CMOS 공정을 이용하여 설계된다. 설계된 10-비트 시간-인터폴레이션 디지털-아날로그 변환기의 면적은 기존의 10-비트 저항열 디지털-아날로그 변환기의 61%를 차지한다. 그리고 시뮬레이션 된 DNL과 INL은 각각 +0.15/-0.21 LSB와 +0.15/-0.16 LSB이다.

  • PDF

3G 통신 시스템 응용을 위한 0.31pJ/conv-step의 13비트 100MS/s 0.13um CMOS A/D 변환기 (A 0.31pJ/conv-step 13b 100MS/s 0.13um CMOS ADC for 3G Communication Systems)

  • 이동석;이명환;권이기;이승훈
    • 대한전자공학회논문지SD
    • /
    • 제46권3호
    • /
    • pp.75-85
    • /
    • 2009
  • 본 논문에서는 two-carrier W-CDMA 응용과 같이 고해상도, 저전력 및 소면적을 동시에 요구하는 3G 통신 시스템 응용을 위한 13비트 100MS/s 0.13um CMOS ADC를 제안한다. 제안하는 ADC는 4단 파이프라인 구조를 사용하여 고해상도와 높은 신호처리속도와 함께 전력 소로 및 면적을 최적화하였다. 입력 단 SHA 회로에는 면적 효율성을 가지멸서 고속 고해상도로 동작하는 게이트-부트스트래핑 회로를 적용하여 1.0V의 낮은 전원 전압동작에서도 신호의 왜곡없이 Nyquist 대역 이상의 입력 신호를 샘플링할 수 있도록 하였다. 입력 단 SHA 및 MDAC에는 낮은 임피던스 기반의 캐스코드 주파수 보상 기법을 적용한 2단 증폭기 회로를 사용하여 Miller 주파수 보상 기법에 비해 더욱 적은 전력을 소모하면서도 요구되는 동작 속도 및 안정적인 출력 조건을 만족시키도록 하였으며, flash ADC에 사용된 래치의 경우 비교기의 입력 단으로 전달되는 킥-백 잡음을 줄이기 위해 입력 단과 출력 노드를 클록 버퍼로 분리한 래치 회로를 사용하였다. 한편, 제안하는 시제품 ADC에는 기존의 회로와는 달리 음의 론도 계수를 갖는 3개의 전류만을 사용하는 기준 전류 및 전압 발생기를 온-칩으로 집적하여 잡음을 최소화하면서 시스템 응용에 따라 선택적으로 다른 크기의 기준 전압 값을 외부에서 인가할 수 있도록 하였다. 제안하는 시제품 ADC는 0.13um 1P8M CMOS 공정으로 제작되었으며, 측정된 DNL 및 INL은 13비트 해상도에서 각각 최대 0.70LSB, 1.79LSB의 수준을 보이며, 동적 성능으로는 100MS/s의 동작 속도에서 각각 최대 64.5dB의 SNDR과 78.0dB의 SFDR을 보여준다. 시제품 ADC의 칩 면적은 $1.22mm^2$이며, 1.2V 전원 전압과 100MS/s의 동작 속도에서 42.0mW의 전력을 소모하여 0.31pJ/conv-step의 FOM을 갖는다.

컨베이어 진동을 이용한 IDE 적층 압전 캔틸레버 발전 소자의 무선 센서 응용 연구 (A Study on the Characteristics of Wireless Sensor Powered by IDE Embedded Piezoelectric Cantilever Generators Using Conveyor Vibration)

  • 김창일;이민선;조정호;백종후;장용호;최범진;손천명;서덕기;정영훈
    • 한국전기전자재료학회논문지
    • /
    • 제29권12호
    • /
    • pp.769-775
    • /
    • 2016
  • Characteristics of a wireless sensor powered by the IDE (interdigitated electrode) embedded piezoelectric cantilever generator were analyzed in order to evaluate its potential for use in wireless sensor applications. The IDE embedded piezoelectric cantilever was designed and fabricated to have a self-resonance frequency of 126 Hz and acceleration of 1.57 G, respectively, for the mechanical resonance with a practical conveyor system in a thermal-power plant. It produced maximum output power of 2.81 mW under the resistive load of $160{\Omega}$ at 126 Hz. The wireless sensor module is electrically connected to a rectifier capacitor with capacity of 0.68 farad and 3.8 V for power supply by the piezoelectric cantilever generator. The unloaded capacitor could be charged as a rate of approximately $365{\mu}V/s$ while the capacitor exhibited that of 0.997 mV/min. during communication under low duty cycle of 0.2%. Therefore, it is considered that the fabricated IDE embedded piezoelectric cantilever generator can be used for wireless sensor applications.

An Integrated Approach of CNT Front-end Amplifier towards Spikes Monitoring for Neuro-prosthetic Diagnosis

  • Kumar, Sandeep;Kim, Byeong-Soo;Song, Hanjung
    • BioChip Journal
    • /
    • 제12권4호
    • /
    • pp.332-339
    • /
    • 2018
  • The future neuro-prosthetic devices would be required spikes data monitoring through sub-nanoscale transistors that enables to neuroscientists and clinicals for scalable, wireless and implantable applications. This research investigates the spikes monitoring through integrated CNT front-end amplifier for neuro-prosthetic diagnosis. The proposed carbon nanotube-based architecture consists of front-end amplifier (FEA), integrate fire neuron and pseudo resistor technique that observed high electrical performance through neural activity. A pseudo resistor technique ensures large input impedance for integrated FEA by compensating the input leakage current. While carbon nanotube based FEA provides low-voltage operation with directly impacts on the power consumption and also give detector size that demonstrates fidelity of the neural signals. The observed neural activity shows amplitude of spiking in terms of action potential up to $80{\mu}V$ while local field potentials up to 40 mV by using proposed architecture. This fully integrated architecture is implemented in Analog cadence virtuoso using design kit of CNT process. The fabricated chip consumes less power consumption of $2{\mu}W$ under the supply voltage of 0.7 V. The experimental and simulated results of the integrated FEA achieves $60G{\Omega}$ of input impedance and input referred noise of $8.5nv/{\sqrt{Hz}}$ over the wide bandwidth. Moreover, measured gain of the amplifier achieves 75 dB midband from range of 1 KHz to 35 KHz. The proposed research provides refreshing neural recording data through nanotube integrated circuit and which could be beneficial for the next generation neuroscientists.

Low-Power Direct Conversion Transceiver for 915 MHz Band IEEE 802.15.4b Standard Based on 0.18 ${\mu}m$ CMOS Technology

  • Nguyen, Trung-Kien;Le, Viet-Hoang;Duong, Quoc-Hoang;Han, Seok-Kyun;Lee, Sang-Gug;Seong, Nak-Seon;Kim, Nae-Soo;Pyo, Cheol-Sig
    • ETRI Journal
    • /
    • 제30권1호
    • /
    • pp.33-46
    • /
    • 2008
  • This paper presents the experimental results of a low-power low-cost RF transceiver for the 915 MHz band IEEE 802.15.4b standard. Low power and low cost are achieved by optimizing the transceiver architecture and circuit design techniques. The proposed transceiver shares the analog baseband section for both receive and transmit modes to reduce the silicon area. The RF transceiver consumes 11.2 mA in receive mode and 22.5 mA in transmit mode under a supply voltage of 1.8 V, in which 5 mA of quadrature voltage controlled oscillator is included. The proposed transceiver is implemented in a 0.18 ${\mu}m$ CMOS process and occupies 10 $mm^2$ of silicon area.

  • PDF

자동게이트통관시스템에 사용하기 위한 ASK 변조기 MMIC 구현 (The Development of ASK Modulator for using Automatic Gate Passing System)

  • 장미숙;하영철;황성범;문태정;허혁;송정근;홍창희
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2001년도 하계종합학술대회 논문집(2)
    • /
    • pp.233-236
    • /
    • 2001
  • We have designed and fabricated ASK modulator MMIC operating at 5.8GHz for OBE used in AGPS (Automatic Gate Passing System). ASK modulator MMIC was designed to apply a sing1e supply voltage of 3V to the drain in order to decrease ACP (Adjacent Channel Power). The measurement result of this chip exhibits on/off characteristic over 30dB. The design parameters are optimized through ADS simulation tool. The layouts and fabrication o( ASK Modulator MMIC were designed and fabricated by using ETRI 0.5${\mu}{\textrm}{m}$ MESFET library. The chip sizes were 1mm $\times$1mm. The performance analysis of the implemented ASK Modulator based on the design parameters is accomplished.

  • PDF

용액 내 스파크 방전을 이용한 나노입자 제조 및 특성 평가 (Formation of Nanoparticles by Spark Discharge in Liquid)

  • 최후미;김장아;정승교;윤주호;김태성
    • 한국입자에어로졸학회지
    • /
    • 제8권1호
    • /
    • pp.37-43
    • /
    • 2012
  • In this study, we designed a 'spark in liquid' system. The spark discharge between two electrodes were used to generate particles by using sufficient temperature to evaporate a part of electrodes. The power supply system provides a continuous spark discharge by discharging of the capacitor to ionize the electrodes in liquid. The DC spark discharge system operates with 1-10 kV voltage. Processed copper and graphite rods were used to both electrodes with 1-3 mm diameter. There are several variables which can control the particle size and concentration such as gap distance between electrodes, applied voltage, operating liquid temperature, electrode type and liquid type. So we controlled these variables to confirm the change of particle size distribution and concentration of particles contained in liquid as wt%. 'spark in liquid' system is expected to apply nanoink by control of concentration with analysis of characteristics.

생체 신호 측정용 저 잡음 저 전력 용량성 계측 증폭기 (A Low Noise Low Power Capacitive Instrument Amplifier for Bio-Potential Detection)

  • 박창범;정준모;임신일
    • 센서학회지
    • /
    • 제26권5호
    • /
    • pp.342-347
    • /
    • 2017
  • We present a precision instrument amplifier (IA) designed for bio-potential acquisition. The proposed IA employs a capacitively coupled instrument amplifier (CCIA) structure to achieve a rail-to-rail input common-mode range and low gain error. A positive feedback loop is applied to boost the input impedance. Also, DC servo loop (DSL) with pseudo resistors is adopted to suppress electrode offset for bio-potential sensing. The proposed amplifier was designed in a $0.18{\mu}m$ CMOS technology with 1.8V supply voltage. Simulation results show the integrated noise of $1.276{\mu}Vrms$ in a frequency range from 0.01 Hz to 1 KHz, 65dB SNR, 118dB CMRR, and $58M{\Omega}$ input impedance respectively. The total current of IA is $38{\mu}A$. It occupies $740{\mu}m$ by $1300{\mu}m$ including the passive on-chip low pass filter.

Low-Power, All Digital Phase-Locked Loop with a Wide-Range, High Resolution TDC

  • Pu, Young-Gun;Park, An-Soo;Park, Joon-Sung;Lee, Kang-Yoon
    • ETRI Journal
    • /
    • 제33권3호
    • /
    • pp.366-373
    • /
    • 2011
  • In this paper, we propose a low-power all-digital phase-locked loop (ADPLL) with a wide input range and a high resolution time-to-digital converter (TDC). The resolution of the proposed TDC is improved by using a phase-interpolator and the time amplifier. The phase noise of the proposed ADPLL is improved by using a fine resolution digitally controlled oscillator (DCO) with an active inductor. In order to control the frequency of the DCO, the transconductance of the active inductor is tuned digitally. The die area of the ADPLL is 0.8 $mm^2$ using 0.13 ${\mu}m$ CMOS technology. The frequency resolution of the TDC is 1 ps. The DCO tuning range is 58% at 2.4 GHz and the effective DCO frequency resolution is 0.14 kHz. The phase noise of the ADPLL output at 2.4 GHz is -120.5 dBc/Hz with a 1 MHz offset. The total power consumption of the ADPLL is 12 mW from a 1.2 V supply voltage.

A High Gain and High Harmonic Rejection LNA Using High Q Series Resonance Technique for SDR Receiver

  • Kim, Byungjoon;Kim, Duksoo;Nam, Sangwook
    • Journal of electromagnetic engineering and science
    • /
    • 제14권2호
    • /
    • pp.47-53
    • /
    • 2014
  • This paper presents a high gain and high harmonic rejection low-noise amplifier (LNA) for software-defined radio receiver. This LNA exploits the high quality factor (Q) series resonance technique. High Q series resonance can amplify the in-band signal voltage and attenuate the out-band signals. This is achieved by a source impedance transformation. This technique does not consume power and can easily support multiband operation. The chip is fabricated in a $0.13-{\mu}m$ CMOS. It supports four bands (640, 710, 830, and 1,070MHz). The measured forward gain ($S_{21}$) is between 12.1 and 17.4 dB and the noise figure is between 2.7 and 3.3 dB. The IIP3 measures between -5.7 and -10.8 dBm, and the third harmonic rejection ratios are more than 30 dB. The LNA consumes 9.6 mW from a 1.2-V supply.