• Title/Summary/Keyword: 스위칭 마스크

Search Result 29, Processing Time 0.022 seconds

AFM을 이용한 나노급 $Ge_2Sb_2Te_5$의 전기적 특성

  • Bae, Byeong-Ju;Hong, Seong-Hun;Jo, Jung-Yeon;O, Sang-Cheol;Hwang, Jae-Yeon;Lee, Heon
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2009.05a
    • /
    • pp.21.1-21.1
    • /
    • 2009
  • 상변화 메모리는 비휘발성 메모리이면서 빠른 동작 속도, 낮은 동작 전압 등 다양한 장점을 지니고 있어 차세대 메모리로 주목 받고 있다. 최근 상변화 메모리의 동작 전류를 감소시키기 위해 상변화 물질 및 전극 물질에 대한 연구를 진행하고 있으며, 소자의 크기를 최소화 하기 위한 연구가 진행되고 있다. 본 연구에서는 나노 임프린트 리소그래피와 전도성 AFM을 이용하여 나노급 상변화 물질의 특성을 평가하였다. 나노급 상변화 물질을 형성하기 위해 열경화성 나노 임프린트 리소그래피를 이용하여 $Ge_2Sb_2Te_5$(GST)/Mo/SiO2 기판 위에 200nm급 홀 패턴을 형성하였다. 홀 패턴에 Cr을 증착하여 리프트 오프 한 뒤 Cr을 하드 마스크로 사용하여 GST를 식각하였다. 그 결과, Mo 하부 전극 위에200nm 지름과 100nm 높이를 가지는 GST 나노 기둥을 형성하였다. GST 나노 기둥의 전기적 특성 평가를 위해 저항 측정 장비 및 펄스 발생기와AFM을 사용하였다. AFM은 접촉 모드로 설정하였으며, Pt가 코팅된 AFM tip을 사용하여 Cr 하드 마스크와 함께 상부 전극으로 사용하였다. GST 나노 기둥을 초기화 시키기 위해 I-V sweep을 하였으며, 그 결과 $1M\Omega$에서 $10\;k\Omega$으로 저항이 변화함을 확인하였다. GST 나노 기둥은 2V, 5ns의 리셋 펄스에서 비정질로 변화하였으며, 1.3V, 150ns의 셋 펄스에서 결정질로 변화하였다. 이 동작 전압으로 5번의 스위칭 특성을 평가하였으며, 이 결과는 소자 형태의 200nm 급GST의 특성과 유사하여 나노급 상변화 물질을 테스트하는 새로운 방법으로 사용될 수 있을 것이다.

  • PDF

Image Restoration using Pattern of Non-noise Pixels in Impulse Noise Environments (임펄스 잡음 환경에서 비잡음 화소의 패턴을 사용한 영상복원)

  • Cheon, Bong-Won;Kim, Marn-Go;Kim, Nam-Ho
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2021.10a
    • /
    • pp.407-409
    • /
    • 2021
  • Under the influence of the 4th industrial revolution, various technologies such as artificial intelligence and automation are being grafted into industrial sites, and accordingly, the importance of data processing is increasing. Digital images may generate noise due to various reasons, and may affect various systems such as image recognition and classification and object tracking. To compensate for these shortcomings, we propose an image restoration algorithm based on pattern information of non-noise pixels. According to the distribution of non-noise pixels inside the filtering mask, the proposed algorithm switched the filtering process by dividing the interpolation method into a pattern that can be applied, a pattern based on region division, and a randomly arranged pixel pattern. preserves and restores the image. The proposed algorithm showed superior performance compared to the existing impulse noise removal algorithm.

  • PDF

Design of eFuse OTP IP for Illumination Sensors Using Single Devices (Single Device를 사용한 조도센서용 eFuse OTP IP 설계)

  • Souad, Echikh;Jin, Hongzhou;Kim, DoHoon;Kwon, SoonWoo;Ha, PanBong;Kim, YoungHee
    • Journal of IKEEE
    • /
    • v.26 no.3
    • /
    • pp.422-429
    • /
    • 2022
  • A light sensor chip requires a small capacity eFuse (electrical fuse) OTP (One-Time Programmable) memory IP (Intellectual Property) to trim analog circuits or set initial values of digital registers. In this paper, 128-bit eFuse OTP IP is designed using only 3.3V MV (Medium Voltage) devices without using 1.8V LV (Low-Voltage) logic devices. The eFuse OTP IP designed with 3.3V single MOS devices can reduce a total process cost of three masks which are the gate oxide mask of a 1.8V LV device and the LDD implant masks of NMOS and PMOS. And since the 1.8V voltage regulator circuit is not required, the size of the illuminance sensor chip can be reduced. In addition, in order to reduce the number of package pins of the illumination sensor chip, the VPGM voltage, which is a program voltage, is applied through the VPGM pad during wafer test, and the VDD voltage is applied through the PMOS power switching circuit after packaging, so that the number of package pins can be reduced.

A Study on Cascade Filter Algorithm for Random Valued Impulse Noise Elimination (랜덤 임펄스 잡음제거를 위한 캐스케이드 필터 알고리즘에 관한 연구)

  • Yinyu, Gao;Kim, Nam-Ho
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.16 no.3
    • /
    • pp.598-604
    • /
    • 2012
  • Image signal is corrupted by various noises in image processing, many studies are being accomplished to restore those images. In this paper, we proposed a cascade filter algorithm for removing random valued impulse noise. The algorithm consists two steps that noise detection and noise elimination. Variance of filtering mask and center pixel variance are calculated for noise detection, and the noise pixel is replaced by estimated value which first apply switching self adaptive weighted median filter and finally processed by modified weight filter. Considering the proposed algorithm only remove noise and preserve the uncorrupted information that the algorithm can not only remove noise well but also preserve edge.

Digital Filter based on Noise Estimation for Mixed Noise Removal (복합잡음 제거를 위한 잡음추정에 기반한 디지털 필터)

  • Cheon, Bong-Won;Hwang, Yong-Yeon;Kim, Nam-Ho
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2021.10a
    • /
    • pp.404-406
    • /
    • 2021
  • In modern society, artificial intelligence and automation are being applied in various fields due to the development of the 4th industrial revolution and IoT technology. In particular, systems with a high proportion of image processing, such as automated processes, intelligent CCTV, medical industry, robots, and drones, are susceptible to external factors noise. In this paper, we propose a digital filter based on noise estimation and weights to reconstruct an image in a complex noise environment. The proposed algorithm classifies the types of noise using noise judgment, and determines the noise level of the filtering mask to switch the filtering process to obtain the final output. In order to verify the performance of the proposed algorithm, simulation was conducted, compared with the existing filter algorithm, and the results were analyzed.

  • PDF

A Study on Reliability Evaluation Using Dynamic Fault Tree Algorithm (시스템 신뢰도 평가를 위한 동적 결함 트리(Dynamic Fault Tree) 알고리듬 연구)

  • 김진수;양성현;이기서
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.24 no.10A
    • /
    • pp.1546-1554
    • /
    • 1999
  • In this paper, Dynamic Fault Tree algorithm(DFT algorithm) is presented. This algorithm provides a concise representation of dynamic fault tolerance system including fault recovery techniques with fault detection, mask and switching function. And this algorithm define FDEP, CSP, SEQ, PAG gate which captures the dynamic characteristics of system. It show that this algorithm solved the constraints to satisfy the dynamic characteristics of system which there are in Markov and also this is able to satisfy the dynamic characteristics of system which there are in Markov and also this is able to covered the disadvantage of Fault tree methods. To show the key advantage of this algorithm, a traditional method, that is, Markov and Fault Tree, applies to TMR and Dual-Duplex systems with the dynamic characteristic and a presented method applies to those. He results proved that the DFT algorithm for solving the problems of the system is more effective than the Markov and Fault tree analysis model..

  • PDF

The Fabrication and Magnetoresistance of Nanometer-sized Spin Device Driven by Current Perpendicular to the Plane (수직전류 인가형 나노 스핀소자의 제조 및 자기저항 특성)

  • Chun, M.G.;Lee, H.J.;Jeung, W.Y.;Kim, K.Y.;Kim, C.G.
    • Journal of the Korean Magnetics Society
    • /
    • v.15 no.2
    • /
    • pp.61-66
    • /
    • 2005
  • In order to make submicron cell for spin-injection device, lift-off method using Pt stencil and wet etching was chosen. This approach allows batch fabrication of stencil substrate with electron-beam lithography. It simplifies the process between magnetic film stack deposition and final device testing, thus enabling rapid turnaround in sample fabrication. Submicron junctions with size of $200nm{\times}300nm$ and $500nm{\times}500nm$ 500 nm and pseudo spin valve structure of $CoFe(30{\AA})/Cu(100{\AA})/CoFe(120{\AA}$) was deposited into the nanojunctions. MR ratio was 0.8 and $1.1{\%}$, respectively and spin transfer effect was confirmed with critical current of $7.65{\times}10^7A/cm^2$.

The Design of the Class E Swiching Frequency Multiplier (스위칭 모드 E급 주파수 체배기 설계)

  • Roh, Hee-Jung;Seo, Choon-Weon
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.23 no.10
    • /
    • pp.90-99
    • /
    • 2009
  • In this paper, we proposed the new class-E frequency multiplier design that include the highest efficient characteristics. The proposed frequency multiplier is designed for 5.8[GHz] output using the frequency multiplier about 2.9[GHz] input signal. And studying in this paper is for the design and the implementation of the class E frequency multiplier. For the result, the maximum highest efficient characteristics 32[%] which is with output power 24.5[dBm] and 8.5[dB], is shown with frequency multiplier for the 2.9/5.8[GHz] class E. And we applied the linear method to the implemented class E frequency multiplier. As a result, the output spectrum for the linear is upgrade to 12[dB], 12[dB], 13[dB] of the ACPR characteristics on the +11[MHz], +20[MHz], +30[MHz] offset frequency in the center frequency. The result is satisfied with the 3.83[%] of the lineared EVM for the 64-QAM modulated method with the 54[Mbps] transmission velocity. In this paper, we show that the good compensation result of the linearity and the efficiency through the digital pre-linear method of the distortion with the frequency multiplier. Therefore, we suggested the frequency multiplier method are applying to WLAN, cellular, PCS, WCDMA, and etc.

Design of Bias Circuit for Measuring the Multi-channel ISFET (다채널 ISFET 측정용 단일 바이어스 회로의 설계)

  • Cho, Byung-Woog;Kim, Young-Jin;Kim, Chang-Soo;Choi, Pyung;Sohn, Byung-Ki
    • Journal of Sensor Science and Technology
    • /
    • v.7 no.1
    • /
    • pp.31-38
    • /
    • 1998
  • Multi-channel sensors can be used to increase the reliability and remove the random iloise in ion-sensitive field effect transistors(ISFETs). Multi-channel sensors is also an essential step toward potential fabrication of sensors for several ionic species in one device. However, when the multi-channel sensors are separately biased, the biasing problems become difficult, that is to say, the bias circuit is needed as many sensors. In this work, a circuit for biasing the four pH-ISFETs in null-balance method, where bias voltages are switched, was proposed. The proposed concept is need only one bias circuit for the four sensors. Therefore it has advantages of smaller size and lower power consumption than the case that all sensors are separately biased at a time. The proposed circuit was tested with discrete devices and its performance was investigated. In the recent trend, sensor systems are implemented as portable systems. So the verified measurement circuit was integrated by using the CMOS circuit. Fortunately, ISFET fabrication process can be compatible with CMOS process. Full circuit has a mask area of $660{\mu}m{\times}500{\mu}m$. In the future, this step will be used for developing the smart sensor system with ISFET.

  • PDF