DOI QR코드

DOI QR Code

Drain Current Response Delay High Frequency Model of SOI MOSFET with Inductive Parasitic Elements

유도성 기생성분에 의한 드레인전류 응답지연을 포함한 SOI MOSFET 고주파모델

  • Kim, Gue-Chol (Division of Marine Mechatronics, Mokpo Maritime University)
  • 김규철 (목포해양대학교 해양메카트로닉스학부)
  • Received : 2018.07.09
  • Accepted : 2018.10.15
  • Published : 2018.10.31

Abstract

In this paper, it was firstly confirmed that the drain current of the depleted SOI MOSFET operated in the high frequency response delay occurs by the inductive parasitic. Depleted SOI MOSFET cannot be applied as a conventional high-frequency MOSFET model because the response delay of the drain current is generated in accordance with the drain voltage fluctuation. This response delay may be described as a non-quasi-static effect, and the SOI MOSFET generated the response delay by the inductive parasitics compared to typical MOSFET. It is confirmed that depleted SOI MOSFET's RF characteristics can be well reproduced with the proposed method including the drain current response delay.

본 논문에서는 고주파에서 동작하는 공핍형 SOI MOSFET의 드레인 전류가 유도성 기생성분에 의해서 응답지연이 일어나는 것을 처음으로 확인하였다. 공핍형 SOI MOSFET는 드레인전압 변동에 따른 드레인전류의 응답지연이 발생하기 때문에 일반적인 MOSFET 고주파모델로는 해석할 수가 없다. 이러한 응답지연은 non-quasi-static 효과로 설명될 수 있으며 SOI MOSFET에서는 일반적인 MOSFET에 비해 유도성 기생성분에 의해 응답지연이 크게 발생하게 된다. 본 논문에서 제시한 고주파모델을 이용하여 공핍형 SOI MOSFET의 드레인 응답지연을 잘 표현하는지 확인한다.

Keywords

References

  1. G. Kim, "Accurate parameter extraction method for FD-SOI MOSFETs RF small-signal model including non-quasi-static effects," J. of the Korea Institute of Maritime information & Communication Sciences, vol. 11, no. 10, 2007, pp. 1910-1915.
  2. G. Kim, "Extraction and Analysis of Dual Gate FET Noise Parameter for High Frequency Modeling," J. of the Korea Institute of Electronic Communication Sciences, vol. 8, no. 11, 2013, pp. 11633-1640.
  3. B. Lee, "Organic Transistor Characteristics with Electrode Structures," J. of the Korea Institute of Electronic Communication Sciences, vol. 8, no. 1, 2013, pp. 93-98. https://doi.org/10.13067/JKIECS.2013.8.1.093
  4. J. Song, K. Lee, and S. Park, "$0.11{\mu}m$ Low Power broadband LNA design for 3G/4G LTE environment," J. of the Korea Institute of Electronic Communication Sciences, vol. 9, no. 9, 2014, pp. 1027-1034. https://doi.org/10.13067/JKIECS.2014.9.9.1027
  5. G. Kim, "Analysis and extraction method of noise parameters for short channel MOSFET thermal noise modeling," J. of the Korea Institute of Maritime information & Communication Sciences, vol. 13, no. 12, 2009, pp. 2655-2661.
  6. J. Raskin, R Gillon, J. Chen, D. Janvier, and J. Colinge, "Accurate SOI MOSFET Characterization at Microwave Frequencies for Device Performance Optimization and for Device Performance Optimization and Analog Modeling," IEEE. Trans. on Electron devices, vol. 45, no. 5, 1998, pp. 1017-1024.
  7. Y. Shimizu, G. Kim, B. Murakami, K. Ueda, Y. Utsurogi,S. Cha, T. Matsuoka, and K. Taniguchi "Drain current response delay of FD-SOI MOSFETs in RF operation," IEICE Electronics Express, vol. 1, no. 16, Nov. 2004, pp. 518-522. https://doi.org/10.1587/elex.1.518
  8. G. Kim, Y. Shimizu, B. Murakami, M. Goto, K. Ueda, T. Kihara, T. Matsuoka, and K. Taniguchi, "Small-Signal and Noise Model of FD-SOI MOS Devices for Low Noise Amplifier," Japan, J. of Applied Physics, vol. 45, no. 9A, Sep. 2006, pp. 2655-2661.
  9. G. Kim, "Study on the High Precision RF Analog CMOS Circuit Design," Doctor's Thesis, Osaka University Graduate School of Engineering, 2007.