CMOS Front-End for a 5 GHz Wireless LAN Receiver

5 GHz 무선랜용 수신기의 설계

  • 이혜영 (경북대학교 대학원 전자공학과) ;
  • 유상대 (경북대학교 전자전기컴퓨터 학부) ;
  • 이주상 (경북대학교 대학원 전자공학과)
  • Published : 2003.11.21

Abstract

Recently, the rapid growth of mobile radio system has led to an increasing demand of low-cost high performance communication IC's. In this paper, we have designed RF front end for wireless LAN receiver employ zero-IF architecture. A low-noise amplifier (LNA) and double-balanced mixer is included in a front end. The zero-IF architecture is easy to integrate and good for low power consumption, so that is coincided to requirement of wireless LAN. But the zero-IF architecture has a serious problem of large offset. Image-reject mixer is a good structure to solve offset problem. Using offset compensation circuit is good structure, too. The front end is implemented in 0.25 ${\mu}m$ CMOS technology. The front end has a noise figure of 5.6 dB, a power consumption of 16 mW and total gain of 22 dB.

Keywords