• Title/Summary/Keyword: wafer orientation

Search Result 57, Processing Time 0.021 seconds

A Wafer Pre-Alignment System Using a High-Order Polynomial Transformation Based Camera Calibration (고차 다항식 변환 기반 카메라 캘리브레이션을 이용한 웨이퍼 Pre-Alignment 시스템)

  • Lee, Nam-Hee;Cho, Tai-Hoon
    • Journal of the Semiconductor & Display Technology
    • /
    • v.9 no.1
    • /
    • pp.11-16
    • /
    • 2010
  • Wafer Pre-Alignment is to find the center and the orientation of a wafer and to move the wafer to the desired position and orientation. In this paper, an area camera based pre-aligning method is presented that captures 8 wafer images regularly during 360 degrees rotation. From the images, wafer edge positions are extracted and used to estimate the wafer's center and orientation using least squares circle fitting. These data are utilized for the proper alignment of the wafer. For accurate alignments, camera calibration methods using high order polynomials are used for converting pixel coordinates into real-world coordinates. A complete pre-alignment system was constructed using mechanical and optical components and tested. Experimental results show that alignment of wafer center and orientation can be done with the standard deviation of 0.002 mm and 0.028 degree, respectively.

A Wafer Alignment Method and Accuracy Evaluation (웨이퍼 정렬법과 정밀도 평가)

  • Park, Hong-Lae;Lyou, Joon
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.8 no.9
    • /
    • pp.812-817
    • /
    • 2002
  • This paper presents a development of high accuracy aligner and describes a method to find the orientation of a substantially circular disk shaped wafer with at least one flat region on an edge thereof. In the developed system, the wafer is spun one 360 degree turn on a chuck and the edge position is measured by a linear array to obtain a set of data points at various wafer orientation. The rotation axis may differ from wafer center by an unknown eccentricity. The flat angle is found by fitting a cosine curve to the actual data to obtain a deviation. The maximum deviation is then corrected for errors due to a finite number of data points and wafer eccentricity by calculating an adjustment angle from data points on the wafer fiat. After determining the flat angle the wafer is spun to the desired orientation. The wafer eccentricity can be calculated from four of the data points located away from the flat edge region. and the wafer is then centered.

Pre-Alignment Using the Least Square Circle Fitting (Least Square Circle Fitting을 이용한 Pre-Alignment)

  • Lee, Nam-Hee;Cho, Tai-Hoon
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2009.10a
    • /
    • pp.410-413
    • /
    • 2009
  • Wafer pre-alignment is to find the center and the orientation of a wafer and to move the wafer to the desired position and orientation. In this paper, an area camera based pre-aligning method is presented that captures 8 wafer images regularly during 360 degrees rotation. From the images, wafer edge positions are extracted and used to estimate the wafer's center and orientation using least square circle fitting. These information are utilized for the proper alignment of the wafer.

  • PDF

Integration Technologies for 3D Systems

  • Ramm, P.;Klumpp, A.;Wieland, R.;Merkel, R.
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2003.09a
    • /
    • pp.261-278
    • /
    • 2003
  • Concepts.Wafer-Level Chip-Scale Concept with Handling Substrate.Low Accuracy Placement Layout with Isolation Trench.Possible Pitch of Interconnections down to $10{\mu}{\textrm}{m}$ (Sn-Grains).Wafer-to-Wafer Equipment Adjustment Accuracy meets this Request of Alignment Accuracy (+/-1.5 ${\mu}{\textrm}{m}$).Adjustment Accuracy of High-Speed Chip-to-Wafer Placement Equipment starts to meet this request.Face-to-Face Modular / SLID with Flipped Device Orientation.interchip Via / SLID with Non-Flipped Orientation SLID Technology Features.Demonstration with Copper / Tin-Alloy (SLID) and W-InterChip Vias (ICV).Combination of reliable processes for advanced concept - Filling of vias with W as standard wafer process sequence.No plug filling on stack level necessary.Simultanious formation of electrical and mechanical connection.No need for underfiller: large area contacts replace underfiller.Cu / Sn SLID layers $\leq$ $10{\mu}{\textrm}{m}$ in total are possible Electrical Results.Measurements of Three Layer Stacks on Daisy Chains with 240 Elements.2.5 Ohms per Chain Element.Contribution of Soldering Metal only in the Range of Milliohms.Soldering Contact Resistance ($0.43\Omega$) dominated by Contact Resistance of Barrier and Seed Layer.Tungsten Pin Contribution in the Range of 1 Ohm

  • PDF

Si Micromachining for MEMS-lR Sensor Application (결정의존성 식각/기판접합을 이용한 MEMS용 구조물의 제작)

  • 박흥우;주병권;박윤권;박정호;김철주;염상섭;서상의;오명환
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1998.06a
    • /
    • pp.411-414
    • /
    • 1998
  • In this paper, the silicon-nitride membrane structure for IR sensor was fabricated through the etching and the direct bonding. The PT layer as a IR detection layer was deposited on the membrane and its characteristics were measured. The attack of PT layer during the etching of silicon wafer as well as the thermal isolation of the IR detection layer can be solved through the method of bonding/etching of silicon wafer. Because the PT layer of c-axial orientation rained thermal polarization without polling, the more integration capability can be achieved. The surface roughness of the membrane was measured by AFM, the micro voids and the non-contacted area were inspected by IR detector, and the bonding interface was observed by SEM. The polarization characteristics and the dielectric characteristics of the PT layer were measured, too.

  • PDF

Kinematic Modeling and Analysis of Silicon Wafer Grinding Process (실리콘 웨이퍼 연삭 가공의 기구학적 모델링과 해석)

  • 김상철;이상직;정해도
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2002.05a
    • /
    • pp.42-45
    • /
    • 2002
  • General wheel mark in mono-crystalline silicon wafer finding is able to be expected because it depends on radius ratio and angular velocity ratio of wafer and wheel. The pattern is predominantly determined by the contour of abrasive grits resulting from a relative motion. Although such a wheel mark is made uniform pattern if the process parameters are fixed, sub-surface defect is expected to be distributed non-uniformly because of characteristic of mono-crystalline silicon wafer that has diamond cubic crystal. Consequently it is considered that this phenomenon affects the following process. This paper focused on kinematic analysis of wafer grinding process and simulation program was developed to verify the effect of process variables on wheel mark. And finally, we were able to predict sub-surface defect distribution that considered characteristic of mono-crystalline silicon wafer

  • PDF

Etching-Bonding-Thin film deposition Process for MEMS-IR SENSOR Application (MEMS-IR SENSOR용 식각-접합-박막증착 기반공정)

  • Park, Yun-Kwon;Joo, Byeong-Kwon;Park, Heung-Woo;Park, Jung-Ho;Yom, S.S.;Suh, Sang-Hee;Oh, Myung-Hwan;Kim, Chul-Ju
    • Proceedings of the KIEE Conference
    • /
    • 1998.07g
    • /
    • pp.2501-2503
    • /
    • 1998
  • In this paper, the silicon-nitride membrane structure for IR sensor was fabricated through the etching and the direct bonding. The PTO layer as a IR detection layer was deposited on the membrane and its characteristics were measured. The attack of PTO layer during the etching of silicon wafer as well as the thermal isolation of the IR detection layer can be solved through the method of bonding/etching of silicon wafer. Because the PTO layer of c-axial orientation raised thermal polarization without polling, the more integration capability can be achieved. The surface roughness of the membrane was measured by AFM, the micro voids and the non-contacted area were inspected by IR detector, and the bonding interface was observed by SEM. The polarization characteristics and the dielectric characteristics of the PTO layer were measured, too.

  • PDF

Technology for Efficiency Enhancement of Crystalline Si Solar Cell using Nano Imprint Process (나노 임프린트 공정을 이용한 결정형 실리콘 태양전지 효율 향상 기술)

  • Cho, Young Tae;Jung, Yoon Gyo
    • Journal of the Korean Society of Manufacturing Process Engineers
    • /
    • v.12 no.5
    • /
    • pp.30-35
    • /
    • 2013
  • In order to increase cell efficiency in crystalline silicon solar cell, reduction of light reflection is one of the essential problem. Until now silicon wafer was textured by wet etching process which has random patterns along crystal orientation. In this study, high aspect ratio patterns are manufactured by nano imprint process and reflectance could be minimized under 1%. After that, screen printed solar cell was fabricated on the textured wafer and I-V characteristics was measured by solar simulator. Consequently cell efficiency of solar cell fabricated using the wafer textured by nano imprint process increased 1.15% than reference solar cell textured by wet etching. Internal quantum efficiency was increased in the range of IR wave length but decreased in the UV wavelength. In spite of improved result, optimization between nano imprinted pattern and solar cell process should be followed.

Si Micromachining for MEMS-IR Sensor Application (결정의존성 식각/기판접합을 이용한 MEMS용 구조물의 제작)

  • 박홍우;주병권;박윤권;박정호;김철주;염상섭;서상회;오명환
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.11 no.10
    • /
    • pp.815-819
    • /
    • 1998
  • The silicon-nirtide membrane structure for IR sensor was fabricated through the etching and the direct bonding. The PRO($PbTiO_3$ ) layer for a IR detection was coated on the membrane and its characteristics were measured. The a attack of PTO layer during the etching of silicon wafer as well as the thermal isolation of the IR detection layer were eliminated through the method of bonding/etching of silicon wafer. The surface roughness of the membrane was measured by AFM, the micro voids and the non-contacted area were inspected by the PTO layer were measured, too.

  • PDF

Texture Analysis of Cu Interconnects Using X-ray Microdiffraction (X-ray Microdiffraction 을 이용한 구리 Interconnect의 Texture 분석)

  • 정진석
    • Korean Journal of Crystallography
    • /
    • v.12 no.4
    • /
    • pp.233-238
    • /
    • 2001
  • X-ray microdiffraction which uses x-ray beam focused down to a micron size from synchrotron radiation sources allow precision measurements of local orientation and strain variations in polycrystalline materials. Using x-ray microdiffraction setup at Pohang Light Source, we investigated the tex-ture of Cu interconnects with various widths on Si wafer by collecting Laue images and focused to about 2×3㎛ ² in size. Our results show that 1㎛ wide Cu interconnect had grains in rather ran- dom orientation. On the other hand the 20㎛ wide interconnects showed a 〈111〉fiber texture near the center. The grains were 2∼5㎛ long at the 1㎛ wide interconnect and 6∼8㎛ in size at the 20㎛ wide interconnect.

  • PDF