• Title/Summary/Keyword: vertical GaN device

Search Result 8, Processing Time 0.035 seconds

Technical Trends in Vertical GaN Power Devices for Electric Vehicle Application (전기차 응용을 위한 수직형 GaN 전력반도체 기술 동향)

  • H.S. Lee;S.B. Bae
    • Electronics and Telecommunications Trends
    • /
    • v.38 no.1
    • /
    • pp.36-45
    • /
    • 2023
  • The increasing demand for ultra-high efficiency of compact power conversion systems for electric vehicle applications has brought GaN power semiconductors to the fore due to their low conduction losses and fast switching speed. In particular, the development of materials and core device processes contributed to remarkable results regarding the publication of vertical GaN power devices with high breakdown voltage. This paper reviews recent advances on GaN material technology and vertical GaN power device technology. The GaN material technology covers the latest technological trends and GaN epitaxial growth technology, while the vertical GaN power device technology examines diodes, Trench FETs, JFETs, and FinFETs and reviews the vertical GaN PiN diode technology developed by ETRI.

Electrical Characteristics of Enhancement-Mode n-Channel Vertical GaN MOSFETs and the Effects of Sidewall Slope

  • Kim, Sung Yoon;Seo, Jae Hwa;Yoon, Young Jun;Kim, Jin Su;Cho, Seongjae;Lee, Jung-Hee;Kang, In Man
    • Journal of Electrical Engineering and Technology
    • /
    • v.10 no.3
    • /
    • pp.1131-1137
    • /
    • 2015
  • Gallium nitride (GaN) is a promising material for next-generation high-power applications due to its wide bandgap, high breakdown field, high electron mobility, and good thermal conductivity. From a structure point of view, the vertical device is more suitable to high-power applications than planar devices because of its area effectiveness. However, it is challenging to obtain a completely upright vertical structure due to inevitable sidewall slope in anisotropic etching of GaN. In this letter, we design and analyze the enhancement-mode n-channel vertical GaN MOSFET with variation of sidewall gate angle by two-dimensional (2D) technology computer-aided design (TCAD) simulations. As the sidewall slope gets closer to right angle, the device performances are improved since a gradual slope provides a leakage current path through the bulk region.

Characteristics of Thick GaN on Si using AlN and LT-GaN Buffer Layer (AlN과 저온 GaN 완충층을 이용한 Si 기판상의 후막 GaN 성장에 관한 연구)

  • Baek, Ho-Seon;Lee, Jeong-Uk;Kim, Ha-Jin;Yu, Ji-Beom
    • Korean Journal of Materials Research
    • /
    • v.9 no.6
    • /
    • pp.599-603
    • /
    • 1999
  • We have investigated the growth characteristics of thick GaN on Sim substrate with AlN and low temperature GaN buffer layer. The vertical hydride vapor phase epitaxy system with $GaCl_3$ precursor was used for growth of GaN. AlN and GaN buffer layer were deposited on Si substrate to reduce the lattice mismatch and the thermal expansion coefficient mismatch between si and GaN. Optimization of deposition condition for AlN and low temperature GaN buffer layers were carried out. We studied the effects of growth temperature, V/III ratio on the properties of thick GaN. Surface morphology, growth rate and crystallinity of thick GaN were measured using Atomic Force Microscopy (AFM), $\alpha-step$-, Scanning Electron Microscopy (SEM) and X-Ray Diffractometer(XRD).

  • PDF

Improved Uniformity of GaAs/AlGaAs DBR Using the Digital Alloy AlGaAs Layer (디지털 합금 AlGaAs층을 이용하여 제작된 GaAs/AlGaAs DBR의 균일도 향상)

  • Cho, N.K.;Song, J.D.;Choi, W.J.;Lee, J.I.;Jeon, Heon-Su
    • Journal of the Korean Vacuum Society
    • /
    • v.15 no.3
    • /
    • pp.280-286
    • /
    • 2006
  • A distributed Bragg reflector (DBR) for the application of $1.3{\mu}m$ vertical cavity surface emitting laser (VCSEL) has grown by digital-alloy AlGaAs layer using the molecular beam epitaxy (MBE) method. The measured reflection spectra of the digital-alloy AlGaAs/GaAs DBR have uniformity in 0.35% over the 1/4 of 3-inch wafer. Furthermore, the TEM image showed that the composition and the thickness of the digital-alloy AlGaAs layer in AlGaAs/GaAs DBR was not affected by the temperature distribution over the wafer whole surface. Therefore, the digital-alloy AlGaAs/GaAs DBR can be used to get higher yield of VCSEL with the active medium of InAs quantum dots whose gain is inhomogeneously broadened.

DC and RF Analysis of Geometrical Parameter Changes in the Current Aperture Vertical Electron Transistor

  • Kang, Hye Su;Seo, Jae Hwa;Yoon, Young Jun;Cho, Min Su;Kang, In Man
    • Journal of Electrical Engineering and Technology
    • /
    • v.11 no.6
    • /
    • pp.1763-1768
    • /
    • 2016
  • This paper presents the electrical characteristics of the gallium nitride (GaN) current aperture vertical electron transistor (CAVET) by using two-dimensional (2-D) technology computer-aided design (TCAD) simulations. The CAVETs are considered as the alternative device due to their high breakdown voltage and high integration density in the high-power applications. The optimized design for the CAVET focused on the electrical performances according to the different gate-source length ($L_{GS}$) and aperture length ($L_{AP}$). We analyze DC and RF parameters inducing on-state current ($I_{on}$), threshold voltage ($V_t$), breakdown voltage ($V_B$), transconductance ($g_m$), gate capacitance ($C_{gg}$), cut-off frequency ($f_T$), and maximum oscillation frequency ($f_{max}$).

Carbon 계 유기막질 Plasma Etching에 있어 COS (Carbonyl Sulfide) Gas 특성에 관한 연구

  • Kim, Jong-Gyu;Min, Gyeong-Seok;Kim, Chan-Gyu;Nam, Seok-U;Gang, Ho-Gyu;Yeom, Geun-Yeong
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.460-460
    • /
    • 2012
  • 반도체 Device가 Shrink 함에 따라 Pattern Size가 작아지게 되고, 이로 인해 Photo Resist 물질 자체만으로는 원하는 Patterning 물질들을 Plasma Etching 하기가 어려워지고 있다. 이로 인해 Photoresist를 대체할 Hard Mask 개념이 도입되었으며, 이 Hardmask Layer 중 Amorphous Carbon Layer 가 가장 널리 사용되고 지고 있다. 이 Amorphous Carbon 계열의 Hardmask를 Etching 하기 위해서 기본적으로 O2 Plasma가 사용되는데, 이 O2 Plasma 내의 Oxygen Species들이 가지는 등 방성 Diffusion 특성으로 인해, 원하고자 하는 미세 Pattern의 Vertical Profile을 얻는데 많은 어려움이 있어왔다. 이를 Control 하기 인해 O2 Plasma Parameter들의 변화 및 Source/Bias Power 등의 변수가 연구되어 왔으며, 이와 다른 접근으로, N2 및 CO, CO2, SO2 등의 여러 Additive Gas 들의 첨가를 통해 미세 Pattern의 Profile을 개선하고, Plasma Etching 특성을 개선하는 연구가 같이 진행되어져 왔다. 본 논문에서 VLSI Device의 Masking Layer로 사용되는, Carbon 계 유기 층의 Plasma 식각 특성에 대한 연구를 진행하였다. Plasma Etchant로 사용되는 O2 Plasma에 새로운 첨가제 가스인 카르보닐 황화물 (COS) Gas를 추가하였을 시 나타나는 Plasma 내의 변화를 Plasma Parameter 및 IR 및 XPS, OES 분석을 통하여 규명하고, 이로 인한 Etch Rate 및 Plasma Potential에 대해 비교 분석하였다. COS Gas를 정량적으로 추가할 시, Plasma의 변화 및 이로 인해 얻어지는 Pattern에서의 Etchant Species들의 변화를 통해 Profile의 변화를 Mechanism 적으로 규명할 수 있었으며, 이로 인해 기존의 O2 Plasma를 통해 얻어진 Vertical Profile 대비, COS Additive Gas를 추가하였을 경우, Pattern Profile 변화가 개선됨을 최종적으로 확인 할 수 있었다.

  • PDF

Reliability Analysis by Lateral Charge Migration in Charge Trapping Layer of SONOS NAND Flash Memory Devices (SONOS NAND 플래시 메모리 소자에서의 Lateral Charge Migration에 의한 소자 안정성 연구)

  • Sung, Jae Young;Jeong, Jun Kyo;Lee, Ga Won
    • Journal of the Semiconductor & Display Technology
    • /
    • v.18 no.4
    • /
    • pp.138-142
    • /
    • 2019
  • As the NAND flash memory goes to 3D vertical Silicon-Oxide-Nitride-Oxide-Silicon (SONOS) structure, the lateral charge migration can be critical in the reliability performance. Even more, with miniaturization of flash memory cell device, just a little movement of trapped charge can cause reliability problems. In this paper, we propose a method of predicting the trapped charge profile in the retention mode. Charge diffusivity in the charge trapping layer (Si3N4) was extracted experimentally, and the effect on the trapped charge profile was demonstrated by the simulation and experiment.

Improved breakdown characteristics of Ga2O3 Schottky barrier diode using floating metal guard ring structure (플로팅 금속 가드링 구조를 이용한 Ga2O3 쇼트키 장벽 다이오드의 항복 특성 개선 연구)

  • Choi, June-Heang;Cha, Ho-Young
    • Journal of IKEEE
    • /
    • v.23 no.1
    • /
    • pp.193-199
    • /
    • 2019
  • In this study, we have proposed a floating metal guard ring structure based on TCAD simulation in order to enhance the breakdown voltage characteristics of gallium oxide ($Ga_2O_3$) vertical high voltage switching Schottky barrier diode. Unlike conventional guard ring structures, the floating metal guard rings do not require an ion implantation process. The locally enhanced high electric field at the anode corner was successfully suppressed by the metal guard rings, resulting in breakdown voltage enhancement. The number of guard rings and their width and spacing were varied for structural optimization during which the current-voltage characteristics and internal electric field and potential distributions were carefully investigated. For an n-type drift layer with a doping concentration of $5{\times}10^{16}cm^{-3}$ and a thickness of $5{\mu}m$, the optimum guard ring structure had 5 guard rings with an individual ring width of $1.5{\mu}m$ and a spacing of $0.2{\mu}m$ between rings. The breakdown voltage was increased from 940 V to 2000 V without degradation of on-resistance by employing the optimum guard ring structure. The proposed floating metal guard ring structure can improve the device performance without requiring an additional fabrication step.