• 제목/요약/키워드: source/drain

검색결과 578건 처리시간 0.026초

상온에서 짧은 채널 n-MOSFET의 이동도 감쇠 변수 추추에 관한 연구 (A Study on the Extraction of Mobility Reduction Parameters in Short Channel n-MOSFETs at Room Temperature)

  • 이명복;이정일;강광남
    • 대한전자공학회논문지
    • /
    • 제26권9호
    • /
    • pp.1375-1380
    • /
    • 1989
  • Mobility reduction parameters are extracted using a method based on the exploitatiion of Id-Vg and Gm-Vg characteristics of short channel n-MOSFETs in strong inversion region at room temperature. It is found that the reduction of the maximum field effect mobility, \ulcornerFE,max, with the channel length is due to i) the difference between the threshold voltage and the gate voltage which corresponds to the maximum transconductance, and ii) the channel length dependence of the mobility attenuation coefficient, \ulcorner The low field mobility, \ulcorner, is found to be independent of the channel length down to 0.25 \ulcorner ofeffective channel length. Also, the channel length reduction, -I, the mobility attenuation coefficient, \ulcorner the threshold voltage, Vt, and the source-drain resistance, Rsd, are determined from the Id-Vg and -gm-Vg characteristics n-MOSFETs.

  • PDF

Characterization and Design Consideration of 80-nm Self-Aligned N-/P-Channel I-MOS Devices

  • Choi, Woo-Young;Lee, Jong-Duk;Park, Byung-Gook
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제6권1호
    • /
    • pp.43-51
    • /
    • 2006
  • 80-nm self-aligned n-and p-channel I-MOS devices were demonstrated by using a novel fabrication method featuring double sidewall spacer, elevated drain structure and RTA process. The fabricated devices showed a normal transistor operation with extremely small subthreshold swing less than 12.2 mV/dec at room temperature. The n- and p-channel I-MOS devices had an ON/OFF current of 394.1/0.3 ${\mu}A$ and 355.4/8.9 ${\mu}A$ per ${\mu}m$, respectively. We also investigated some critical issues in device design such as the junction depth of the source extension region and the substrate doping concentration.

Improvement of Carrier Mobility on Silicon-Germanium on Insulator MOSFET Devices with a Strained-Si Layer

  • Cho, Won-Ju;Koo, Hyun-Mo;Lee, Woo-Hyun;Koo, Sang-Mo;Chung, Hong-Bay
    • 한국전기전자재료학회논문지
    • /
    • 제20권5호
    • /
    • pp.399-402
    • /
    • 2007
  • The effects of heat treatment on the electrical properties of strained-Si/SiGe-on-insulator (SGOI) devices were examined. We proposed the optimized heat treatment processes for improving the back interfacial electrical properties in SGOI-MOSFET. By applying the additional pre-RTA (rapid thermal annealing) before gate oxidation step and the post-RTA after source/drain dopant activation step, the electrical properties of strained-Si channel on $Si_{1-x}Ge_x$ layer were greatly improved, which resulting the improvement of the driving current, transconductance, and leakage current of SGOI-MOSFET.

트랜치 기법을 이용한 SOI MOSFET의 전기적인 특성에 관한 연구 (A New Structure of SOI MOSFETs Using Trench Mrthod)

  • 박윤식
    • 한국컴퓨터산업교육학회:학술대회논문집
    • /
    • 한국컴퓨터산업교육학회 2003년도 제4회 종합학술대회 논문집
    • /
    • pp.67-70
    • /
    • 2003
  • In this paper, propose a new structure of MOFET(Metal-Oxide-Semiconductor Field Effect Transistor) which is widely application for semiconductor technologies. Eleminate the latch-up effect caused by closed devices when conpose a electronic circuit using proposed devices. In this device have a completely isolation structure, and advantage of leakage current elimination. Each independent devices are isolated by trench-well and oxide layer of SOI substrate. Using trench gate and self aligned techniques reduces parasitic capacitance between gate and source, drain. In this paper, we proposed the new structure of SOI MOSFET which has completely isolation and contains trench gate electrodes and SOI wafers. It is simulated by MEDICI that is device simulator.

  • PDF

Threshold Voltage Properties of OFET with CuPc Active Material

  • Lee, Ho-Shik;Kim, Seong-Geol
    • Journal of information and communication convergence engineering
    • /
    • 제13권4호
    • /
    • pp.257-263
    • /
    • 2015
  • In this study, organic field-effect transistors (OFETs) using a copper phthalocyanine (CuPc) material as an active layer and SiO2 as a gate insulator were fabricated with varying active layer thicknesses and channel lengths. Further, using a thermal evaporation method in a high-vacuum system, we fabricated a CuPc FET device of the top-contact type and used Au materials for the source and drain electrodes. In order to discuss the channel formation and FET characteristics, we observed the typical current-voltage characteristics and calculated the threshold voltage of the CuPc FET device. We also found that the capacitance reached approximately 97 pF at a negative applied voltage and increased upon the accumulation of carriers at the interface of the metal and the CuPc material. We observed the typical behavior of a FET when used as an n-channel FET. Moreover, we calculated the threshold voltage to be about 15-20 V at VDS = -80 V.

CuPc Field-effect Transistor의 전기적 특성 (Electrical Properties of CuPc Field-effect Transistor)

  • 이호식;박용필
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 2008년도 추계종합학술대회 B
    • /
    • pp.619-621
    • /
    • 2008
  • Organic field-effect transistors (OFETs) are of interest for use in widely area electronic applications. We fabricated a copper phthalocyanine (CuPc) based field-effect transistor with different metal electrode. The CuPc FET device was made a top-contact type and the substrate temperature was room temperature. The source and drain electrodes were used an Au and Al materials. The CuPc thickness was 40nm, and the channel length was $50{\mu}m$, channel width was 3mm. We observed a typical current-voltage (I-V) characteristics in CuPc FET with different electrode materials.

  • PDF

Grooved Gate MOSFET의 해석적 모델에 관한 연구 (A Study on the Analytical Model for Grooved Gate MOSFET)

  • 김생환;이창진;홍신남
    • 한국통신학회:학술대회논문집
    • /
    • 한국통신학회 1991년도 추계종합학술발표회논문집
    • /
    • pp.205-209
    • /
    • 1991
  • The conventional modeling equations for planar MOSFET can not be directly used for zero or minus junction depth concave MOSFET. In this paper, we suggest a new model which can simulate the electrical characteristics of concave MOSFET. The threshold voltage modeling was achieved using the charge sharing method considering the relative difference of source and drain depletion widths. To analyze the ID-VDS characteristics, the conventional expressions for planar MOSFET were employed with the electrical channel length as an effective channel length and the channel length modulation factor as ${\alpha}$ΔL. By comparing the proposed model with experimental results, we could get reasonably similar curves and we proposed a concave MOSFET conditiion which shows no short channel effect of threshold voltage(V${\gamma}$).

Organic transistor comprising a polymer gate insulator

  • Kang, Gi-Wook;Kang, Hee-Young;Ahn, Young-Joo;Lee, Nam-Heon;Lee, Mun-Jae;Lim, Jong-Tae;Lee, Chang-Hee
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2002년도 International Meeting on Information Display
    • /
    • pp.777-779
    • /
    • 2002
  • We report the performance of pentacene-based organic thin film transistors (OTFT) with PMMA (polymethyl methacrylate) as the gate insulator which was spin-coated on the ITO (indium tin oxide) glass substrate which was used as the gate contact. The pentacene thin film was deposited on the PMMA film and then Au source/drain contacts were deposited through shadow mask. The pentacene film shows better molecular ordering on PMMA compared with $SiO_2$ of Si wafer. The devices exhibited the field effect mobility of ${\sim}0.004cm^2$/Vs and on/off current ratio of ${\sim}10^3$.

  • PDF

Electrical Characteristics of Organic TFTs Using ODPA-ODA and 6FDA-ODA Polyimide Gate Insulators

  • Lee, Min-Woo;Pyo, Sang-Woo;Jung, Lae-Young;Shim, Jae-Hoon;Sohn, Byoung-Chung;Kim, Young-Kwan
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2002년도 International Meeting on Information Display
    • /
    • pp.770-772
    • /
    • 2002
  • A new dry-processing method of organic gate dielectric film in field-effect transistors (FETs) was proposed. The method use vapor deposition polymerization (VDP) that is continuous and low temperature process. It has the advantages of shadow mask patterning and dry processing in flexible low-cost large area applications. Here, 80 nm-thick Al as a gate electrode was evaporated through shadow mask. Gate insulators used two different polyimides. The one material was 4,4'-oxydiphtahlic anhydride (ODPA) and 4,4'-oxydianiline (ODA). Another was 2,2-bis(3,4-dicarboxyphenyl) Hexafluoropropane Dianhydride (6FDA) and 4,4' -oxydianiline (ODA). These were co-deposited by high-vaccum thermal-evapora and cured at 150 $^{\circ}C$ for 1 hour, respectively. Pentacene as a semiconductor and 100 nm-thick Au as a source and drain electrode were evaporated through shadow mask.

  • PDF

Flexible한 기판을 사용한 유기 박막 트랜지스터의 전기적 특성 연구 (ELECTRICAL CHARACTERISTICS OF ORGANIC THIN FILM TRANSISTORS USING FLEXIBLE SUBSTRATE)

  • 이종혁;강창헌;홍성진;곽윤희;최종선
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2002년도 하계학술대회 논문집 C
    • /
    • pp.1590-1592
    • /
    • 2002
  • In this work the electrical characteristics of organic TFTs using organic insulator and flexible polyester substrate have been investigated. Pentacene and PVP(polyvinylphenol) are used as an active semiconducting layer and dielectric layer respectively. Pentacene was thermally evaporated in vacuum at a pressure of about $1{\times}10^{-6}$ Torr and at a deposition rate of $0.5{\AA}$/sec, and PVP was spin-coated. Aluminium and gold were used for gate and source/drain electrodes. 0.1mm thick flexible polyester substrate was used instead of glass or silicon wafer.

  • PDF