• Title/Summary/Keyword: source/drain

Search Result 578, Processing Time 0.025 seconds

Adaptive Learning Circuit of Neural Network applying the MFSFET device (MFSFET 소자를 이용한 뉴럴 네트워크의 적응형 학습회로)

  • 이국표;강성준;윤영섭
    • Proceedings of the IEEK Conference
    • /
    • 2000.06b
    • /
    • pp.36-39
    • /
    • 2000
  • The adaptive learning circuit is designed the basis of modeling of MFSFET (Metal-Ferroelectric-Semiconductor FET) and the numerical results is analyzed. The output frequency of the adaptive learning circuit is inversely proportioned to the source-drain resistance of MFSFET and the capacitance of the circuit. The output frequency modulation of the adaptive learning circuit is investigated by analyzing the source-drain resistance of MFSFET as functions of imput pulse numbers in the adaptive learning circuit and the dimensionality factor of the ferroelectric thin film. From the results, the frequency modulation characteristics of the adaptive learning circuit, that is, adaptive learning characteristics which means a gradual frequency change of output pulse with the progress of input pulse are confirmed.

  • PDF

Influence of Source/Drain Electrodes on the Properties of Zinc Tin Oxide Transparent Thin Film Transistors (Zinc Tin Oxide 투명 박막트랜지스터의 특성에 미치는 소스/드레인 전극의 영향)

  • Ma, Tae Young;Cho, Mu Hee
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.28 no.7
    • /
    • pp.433-438
    • /
    • 2015
  • Zinc tin oxide transparent thin film transistors (ZTO TTFTs) were fabricated by using $n^+$ Si wafers as gate electrodes. Indium (In), aluminum (Al), indium tin oxide (ITO), silver (Ag), and gold (Au) were employed for source and drain electrodes, and the mobility and the threshold voltage of ZTO TTFTs were observed as a function of electrode. The ZTO TTFTs adopting In as electrodes showed the highest mobility and the lowest threshold voltage. It was shown that Ag and Au are not suitable for the electrodes of ZTO TTFTs. As the results of this study, it is considered that the interface properties of electrode/ZTO are more influential in the properties of ZTO TTFTs than the conductivity of electrode.

A Study on the Impedance Effect of Nonvolatile SNOSEFT EFFPROM Memory Devices (비휘발성 SNOSEFT EFFPROM 기억소자의 임피던스 효과에 관한 연구)

  • 강창수;김동진;김선주;이상배;이성배;서광열
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1995.05a
    • /
    • pp.86-89
    • /
    • 1995
  • In this pacer, The effect of the impedances in SNOSEFT s memory devices has been developed. The effect of source and drain impedances are measuring using the method of the field effect bias resistance in the inner resistance regions of the device structure and external bias resistance. The effect of impedance by source and drain resistance shows according to increasing to the storage of memory charges, shows according to a function of decreasing to the gate voltages, shows the delay of threshold voltages, The delay time of low conductance state and high conductance state by the impedance effect shows 3 [${\mu}$sec] and 1[${\mu}$sec] respectively.

  • PDF

Design of High Capacity Rectifier by Parallel Driving of MOSFET (MOSFET 병렬 구동을 이용한 대용량 정류기 구현)

  • Sun, Duk-Han;Cho, Nae-Su;Kim, Woo-Hyun
    • Journal of the Korean Society of Industry Convergence
    • /
    • v.10 no.4
    • /
    • pp.227-233
    • /
    • 2007
  • In case of design of a rectifier to supply high current, To select switching frequency of semiconductor switches affect absolutely the design of the LC filter value in an power conversion circuit. The conventional rectifier by using MOSFET is no use in high current equipments because of small drain-source current. To solve this problem, this paper proposes to design of high capacity rectifier by parallel driving of MOSFET in the single half bridge DC-DC converter. This method can be able to develop high current rectifier by distributed drain-source current. The proposed scheme is able to expect a decrease in size, weight and cost of production by decreasing the LC filter value and increasing maximumly the switching frequency. The validity of the proposed parallel driving strategy is verified through computer-aided simulations and experimental results.

  • PDF

Investigation on Electrical Properties of TIPS Pentacene Organic Thin-film Transistors by Cr Thickness of Suspended Source/Drain

  • Kim, Kyung-Seok;Chung, Kwan-Soo;Kim, Yong-Hoon;Han, Jeong-In
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2007.08b
    • /
    • pp.1288-1291
    • /
    • 2007
  • We investigated the effect of Cr thickness on the electrical properties of triisopropylsilyl pentacene organic thin-film transistor (OTFT) employing suspended source-drain electrode. With Cr thickness of 10 nm, the field-effect mobility, on/off ratio and subthreshold slope were $0.017\;cm^2/Vs$, $8.78\;{\times}\;10^3$ and 10 V/decade, respectively. By increasing the Cr thickness to 100 nm, the fieldeffect mobility was increased to $0.032\;cm^2/Vs$, on/off ratio to $1.12{\times}10^5$ and subthreshold slope to 1 V/decade.

  • PDF

Surface Treatment Effect on Electrical Characteristics of Ink-Jet Printed Pentacene OTFTs Employing Suspended Source/Drain Electrode

  • Park, Young-Hwan;Kim, Yong-Hoon;Kang, Jung-Won;Oh, Myung-Hwan;Han, Jeong-In
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2007.08b
    • /
    • pp.1312-1314
    • /
    • 2007
  • The effect of gate insulator surface treatment on electrical characteristics of bottom contact (BC) and suspended source/drain (SSD) organic thinfilm transistors (OTFTs) was studied. Triisopropylsilylethynyl pentacene was used as an active material and was printed by ink-jet printing method. In case of the BC OTFTs, threshold voltage was shifted from positive to near zero, and the fieldeffect mobility was increased when the gate insulator surface was treated with hexamethyldisilazane. However, in case of SSD OTFT, threshold voltage shift was not observed and the field-effect mobility was decreased.

  • PDF

A Study on the Low Temperature(45$0^{\circ}C$) Poly-Si TFT Fabricated on the Glass Substrate by Metal-Induced Lateral Crystallization (MILC) (금속 유도 측면 결정화에 의해 유리기판 위에 제작된 저온(45$0^{\circ}C$) 다결정 박막 트랜지스터에 관한 연구)

  • 김태경;인태형;이병일;주승기
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.35D no.5
    • /
    • pp.48-53
    • /
    • 1998
  • Poly-Si TFT's could be fabricated on glass substrates by metal induced lateral crystallization (MILC) method at 450.deg. C. Channel area of the poly-Si TFT's was laterally crystallized from source and drain areas, where a thn nickel film was deposited. Dopants activation for the formation of source and drain region could be achieved by thermal annealing at 450.deg. C after the ion mass doping of phosphorus. The field effect mobility of thus formed N-channel poly-Si TFT's was 76cm$^{2}$/Vs, and the on/off current ratio was higher than 7E6.

  • PDF

A Recessed-channel Tunnel Field-Effect Transistor (RTFET) with the Asymmetric Source and Drain

  • Kwon, Hui Tae;Kim, Sang Wan;Lee, Won Joo;Wee, Dae Hoon;Kim, Yoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.16 no.5
    • /
    • pp.635-640
    • /
    • 2016
  • Tunnel field-effect transistor (TFET) is a promising candidate for the next-generation electron device. However, technical issues remain for their practical application: poor current drivability, shor-tchannel effect and ambipolar behavior. We propose herein a novel recessed-channel TFET (RTFET) with the asymmetric source and drain. The specific design parameters are determined by technology computer-aided design (TCAD) simulation for high on-current and low S. The designed RTFET provides ${\sim}446{\times}$ higher on-current than a conventional planar TFET. And, its average value of the S is 63 mV/dec.

Effect of deposition method of source/drain electrode on a top gate ZnO TFT Performance

  • Kopark, Sang-Hee;Hwang, Chi-Sun;Yang, Shin-Hyuk;Yun, Young-Sun;Park, Byung-Chang
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.254-257
    • /
    • 2008
  • We have investigated the effect of source/drain electrode deposition method on a performance of top gate structured ZnO TFT performance. TFT using S/D of ITO film, consisted of bi-layer which deposited by ion beam assisted sputtering at the initial stage then deposited by DC magnetron sputtering, showed better performance compared to that using S/D of ITO deposited by just DC magnetron sputtering. Two ITO films exhibited different grain shapes and these resulted in different etching properties. We also suspect that charge trapping on the glass substrate (back channel) during the ITO film deposition may influence the characteristics of top gate structured ZnO TFT.

  • PDF

Forming Low-Resistivity Electrodes of Thin Film Transistors with Selective Electroless Plating Process

  • Chiang, Shin-Chuan;Chuang, Bor-Chuan;Tsai, Chia-Hao;Chang, Shih-Chieh;Hsiao, Ming-Nan;Huang, Yuan-Pin;Huang, Chih-Ya
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2006.08a
    • /
    • pp.597-600
    • /
    • 2006
  • The silver gate and source/drain electrodes for an a-Si thin film transistor were fabricated by the selective electroless plating (SELP) process. Relevant physical properties including taper angle, uniformity and resistivity are investigated. The Ag layer was about 150nm to 250nm thick, the resistivity less than $3{\times}10^{-6}$ Ohm-cm and the taper angle 45'-60' and the nonuniformity less than 10% on G2 substrates. The transfer characteristics with the Ag gate, and source/drain electrodes respectively possessed good field effect mobility similar to conventionally fabricated a-Si TFTs. This process provided low resistivity, low cost and ease of processing.

  • PDF