• Title/Summary/Keyword: silicon-on-insulator (SOI)

Search Result 202, Processing Time 0.033 seconds

Photoluminescence Characteristics of Si-O Superlattice Structure (Si-O 초격자 구조의 포토루미네슨스 특성)

  • Jeong, So-Young;Seo, Yong-Jin;Park, Sung-Woo;Lee, Kyoung-Jin;Kim, Chul-Bok;Kim, Sang-Yong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.11a
    • /
    • pp.202-205
    • /
    • 2002
  • The photoluminescence (PL) characteristics of the silicon-oxygen(Si-O) superlattice formed by molecular beam epitaxy (MBE) were studied. To confirm the presence of the nanocrystalline Si structure, Raman scattering measurement was performed. The blue shift was observed in the PL peak of the oxygen-annealed sample, compared to the hydrogen-annealed sample, which is due to a contribution of smaller crystallites. Our results determine the right direction for the fabrication of silicon-based optoelectronic and quantum devices as well as for the replacement of silicon-on-insulator (SOI) in high-speed and low-power silicon MOSFET devices in the future.

  • PDF

A Study of Nickel Silicide Formed on SOI Substrate with Different Deposited Ni/Co Thicknesses for Nanoscale CMOSFET (나노급 CMOSFET을 위한 SOI 기판에서의 Ni/Co 증착 두께에 따른 Nickel silicide 특성 분석)

  • Jung, Soon-Yen;Yum, Ju-Ho;Jang, Houng-Kuk;Kim, Sun-Yong;Shin, Chang-Woo;Oh, Soon-Young;Yun, Jang-Gn;Kim, Yong-Jin;Lee, Won-Jae;Wang, Jin-Suk;Lee, Hi-Deok
    • Proceedings of the IEEK Conference
    • /
    • 2005.11a
    • /
    • pp.619-622
    • /
    • 2005
  • 본 논문에서는 서로 다른 Si 두께 ($T_{Si}$ = 27, 50 nm) 를 갖는 SOI (Silicon On Insulator) 기판 위에 다양한 두께의 Ni/Co를 순차적으로 증착한 후 Bulk-Si과의 비교를 통해 Silicide의 형성 특성에 대하여 분석하였다. 우선 급속 열처리 (RTP, Rapid Thermal Processing) 를 통하여 Silicide를 형성한 후 측정결과 Si두께에 따라 Silicide의 특성이 달라짐을 확인하였다. 두꺼운 두께의 Si-film을 갖는 SOI 기판을 사용한 경우 증착된 금속의 두께에 따라 Bulk-Si와 비슷한 면저항 특성을 보였으나, 얇은 두께의 Si-film을 갖는 SOI기판을 사용한 경우에는 제한된 Si의 공급으로 인한 Silicide의 비저항 증가로 인하여 증착된 금속의 두께에 따라 면저항이 감소하다가 다시 증가하는 'V' 자형 곡선을 나타내었다.

  • PDF

Silicon Surface Micro-machining by Anhydrous HF Gas-phase Etching with Methanol (무수 불화수소와 메탄올의 기상식각에 의한 실리콘 표면 미세 가공)

  • Jang, W.I.;Choi, C.A.;Lee, C.S.;Hong, Y.S.;Lee, J.H.;Baek, J.T.;Kim, B.W.
    • Journal of Sensor Science and Technology
    • /
    • v.7 no.1
    • /
    • pp.73-82
    • /
    • 1998
  • In silicon surface micro-machining, the newly developed GPE(gas-phase etching) process was verified as a very effective method for the release of highly compliant micro-structures. The developed GPE system with anhydrous HF gas and $CH_{3}OH$ vapor was characterized and the selective etching properties of sacrificial layers to release silicon micro-structures were discussed. P-doped polysilicon and SOI(silicon on insulator) substrate were used as a structural layer and TEOS(tetraethyorthdsilicate) oxide, thermal oxide and LTO(low temperature oxide) as a sacrificial layer. Compared with conventional wet-release, we successfully fabricated micro-structures with virtually no process-induced striction and residual product.

  • PDF

Fabrication of Single Crystal Silicon Micro-Tensile Test Specimens and Thin Film Aluminum Markers for Measuring Tensile Strain Using MEMS Processes (MEMS 공정을 이용한 단결정 실리콘 미세 인장시편과 미세 변형 측정용 알루미늄 Marker의 제조)

  • 박준식;전창성;박광범;윤대원;이형욱;이낙규;이상목;나경환;최현석
    • Transactions of Materials Processing
    • /
    • v.13 no.3
    • /
    • pp.285-289
    • /
    • 2004
  • Micro tensile test specimens of thin film single crystal silicon for the most useful structural materials in MEMS (Micro Electro Mechanical System) devices were fabricated using SOI (Silicon-on-Insulator) wafers and MEMS processes. Dimensions of micro tensile test specimens were thickness of $7\mu\textrm{m}$, width of 50~$350\mu\textrm{m}$, and length of 2mm. Top and bottom silicon were etched using by deep RIE (Reactive Ion Etching). Thin film aluminum markers on testing region of specimens with width of $5\mu\textrm{m}$, lengths of 30~$180\mu\textrm{m}$ and thickness of 200 nm for measuring tensile strain were fabricated by aluminum wet etching method. Fabricated side wall angles of aluminum marker were about $45^{\circ}~50^{\circ}$. He-Ne laser with wavelength of 633nm was used for checking fringed patterns.

SOI wafer formation by ion-cut process and its characterization (Ion-cut에 의한 SOI웨이퍼 제조 및 특성조사)

  • Woo H-J;Choi H-W;Bae Y-H;Choi W-B
    • Journal of the Korean Vacuum Society
    • /
    • v.14 no.2
    • /
    • pp.91-96
    • /
    • 2005
  • The silicon-on-insulator (SOI) wafer fabrication technique has been developed by using ion-cut process, based on proton implantation and wafer bonding techniques. It has been shown by SRIM simulation that 65keV proton implantation is required for a SOI wafer (200nm SOI, 400nm BOX) fabrication. In order to investigate the optimum proton dose and primary annealing condition for wafer splitting, the surface morphologic change has been observed such as blistering and flaking. As a result, effective dose is found to be in the $6\~9\times10^{16}\;H^+/cm^2$ range, and the annealing at $550^{\circ}C$ for 30 minutes is expected to be optimum for wafer splitting. Direct wafer bonding is performed by joining two wafers together after creating hydrophilic surfaces by a modified RCA cleaning, and IR inspection is followed to ensure a void free bonding. The wafer splitting was accomplished by annealing at the predetermined optimum condition, and high temperature annealing was then performed at $1,100^{\circ}C$ for 60 minutes to stabilize the bonding interface. TEM observation revealed no detectable defect at the SOI structure, and the interface trap charge density at the upper interface of the BOX was measured to be low enough to keep 'thermal' quality.

Design and Performance Evaluation on 2×2 Balanced-Bridge Mach-Zehnder Interferometric Integrated-Optical Biochemical Sensors using SOI Slot Optical Waveguides (SOI 슬롯 광 도파로를 활용한 2×2 Balanced-Bridge Mach-Zehnder 간섭형 집적광학 바이오케미컬 센서 설계 및 성능평가)

  • Hongsik Jung
    • Journal of Sensor Science and Technology
    • /
    • v.32 no.4
    • /
    • pp.223-231
    • /
    • 2023
  • An integrated-optical biochemical sensor structure that can perform homogeneous and surface sensing using a 2×2 balanced-bridge Mach-Zehnder interference structure based on the optimized SOI slot optical waveguide was described, and its performance and characteristics were evaluated. Equations for the two output optical powers were derived and examined using the transfer matrices of a 3-dB coupler and phase shifter (channel waveguide). The length of the 3-dB coupler was determined such that the two output optical powers were same using these formulas. In homogeneous sensing, the effect of the refractive index of an analyte in the range of 1.33-1.36 on the two output optical power distributions was numerically derived, and the sensitivity was calculated based on each output and the difference between the two outputs, the former and the latter being 7.5796-19.0305 [au/RIU] and 15.2601-38.1351 [au/RIU], respectively. In the case of surface sensing, the sensitivity range of the refractive index of 1.337 based on each of the two outputs was calculated as -2.2490--3.5854 [au/RIU] and 1.2194-3.8012 [au/RIU], and the sensitivity range of 4.8048-7.0694 [au/RIU] was confirmed based on the difference between the two outputs.

Channel geometry-dependent characteristics in silicon nano-ribbon and nanowire FET for sensing applications

  • Choe, Chang-Yong;Hwang, Min-Yeong;Kim, Sang-Sik;Gu, Sang-Mo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.11a
    • /
    • pp.33-33
    • /
    • 2009
  • Silicon nano-structures have great potential in bionic sensor applications. Atomic force microscopy (AFM) anodic oxidation have many advantages for the nanostructure fabrication, such as simple process in atmosphere at room temperature, compatibility with conventional Si process. In this work, we fabricated simple FET structures with channel width W~ 10nm (nanowire) and $1{\mu}m$ (nano-ribbon) on ~10, 20 and 100nm-thinned silicon-on-insulator (SOI) wafers in order to investigate the surface effect on the transport characteristics of nano-channel. For further quantitative analysis, we carried out the 2D numerical simulations to investigate the effect of channel surface states on the carrier distribution behavior inside the channel. The simulated 2D cross-sectional structures of fabricated devices had channel heights of H ~ 10, 20, and 100nm, widths of L ~ $1{\mu}m$ and 10nm respectively, where we simultaneously varied the channel surface charge density from $1{\times}10^{-9}$ to $1{\times}10^{-7}C/cm2$. It has been shown that the side-wall charge of nanowire channel mainly affect the I-V characteristics and this was confirmed by the 2D numerical simulations.

  • PDF

A Study on the Electrical Characterization of Top-down Fabricated Si Nanowire ISFET (Top-down 방식으로 제작한 실리콘 나노와이어 ISFET 의 전기적 특성)

  • Kim, Sungman;Cho, Younghak;Lee, Junhyung;Rho, Jihyoung;Lee, Daesung
    • Journal of the Korean Society for Precision Engineering
    • /
    • v.30 no.1
    • /
    • pp.128-133
    • /
    • 2013
  • Si Nanowire (Si-NW) arrays were fabricated by top-down method. A relatively simple method is suggested to fabricate suspended silicon nanowire arrays. This method allows for the production of suspended silicon nanowire arrays using anisotropic wet etching and conventional MEMS method of SOI (Silicon-On-Insulator) wafer. The dimensions of the fabricated nanowire arrays with the proposed method were evaluated and their effects on the Field Effect Transistor (FET) characteristics were discussed. Current-voltage (I-V) characteristics of the device with nanowire arrays were measured using a probe station and a semiconductor analyzer. The electrical properties of the device were characterized through leakage current, dielectric property, and threshold voltage. The results implied that the electrical characteristics of the fabricated device show the potential of being ion-selective field effect transistors (ISFETs) sensors.

Analysis of Temperature Characteristics on Accelerometer using SOI Structure (SOI 구조 가속도센서의 온도 특성 해석)

  • Son, Mi-Jung;Seo, Hee-Don
    • Journal of Sensor Science and Technology
    • /
    • v.9 no.1
    • /
    • pp.1-8
    • /
    • 2000
  • One of today's very critical and sensitive accurate accelerometer which can be used higher temperature than $200^{\circ}C$ and corrosive environment, is particularly demanded for automotive engine. Because silicon is a material of large temperature dependent coefficient, and the piezoresistors are isolated with p-n junctions, and its leakage current increase with temperature, the performance of the silicon accelerometer degrades especially after $150^{\circ}C$. In this paper, The temperature characteristic of a accelerometer using silicon on insulator (SOI) structure is studied theoretically, and compared with experimental results. The temperature coefficients of sensitivity and offset voltage (TCS and TCO) are related to some factors such as thermal residual stress, and are expressed numerically. Thermal stress analysis of the accelerometer has also been carried out with the finite-element method(FEM) simulation program ANSYS. TCS of this accelerometer can be reduced to control the impurity concentration of piezoresistors, and TCO is related to factors such as process variation and thermal residual stress on the piezoresistors. In real packaging, The avarage thermal residual stress in the center support structure was estimated at around $3.7{\times}10^4Nm^{-2}^{\circ}C^{-1}$ at sensing resistor. The simulated ${\gamma}_{pT}$ of the center support structure was smaller than one-tenth as compared with that of the surrounding support structure.

  • PDF

Fabrication of silicon nano-wire MOSFET photodetector for high-sensitivity image sensor (고감도 이미지 센서용 실리콘 나노와이어 MOSFET 광 검출기의 제작)

  • Shin, Young-Shik;Seo, Sang-Ho;Do, Mi-Young;Shin, Jang-Kyoo;Park, Jae-Hyoun;Kim, Hoon
    • Journal of Sensor Science and Technology
    • /
    • v.15 no.1
    • /
    • pp.1-6
    • /
    • 2006
  • We fabricated Si nano-wire MOSFET by using the conventional photolithography with a $1.5{\mu}m$ resolution. Si nano-wire was fabricated by using reactive ion etching (RIE), anisotropic wet etching and thermal oxidation on a silicon-on-insulator (SOI) substrate, and its width is 30 nm. Logarithmic circuit consisting of a NMOSFET and Si nano-wire MOSFET has been constructed for application to high-sensitivity image sensor. Its sensitivity was 1.12 mV/lux. The output voltage swing was 1.386 V.