• Title/Summary/Keyword: poly-Si gate

Search Result 185, Processing Time 0.034 seconds

Ferroelectric-gate Field Effect Transistor Based Nonvolatile Memory Devices Using Silicon Nanowire Conducting Channel

  • Van, Ngoc Huynh;Lee, Jae-Hyun;Sohn, Jung-Inn;Cha, Seung-Nam;Hwang, Dong-Mok;Kim, Jong-Min;Kang, Dae-Joon
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.427-427
    • /
    • 2012
  • Ferroelectric-gate field effect transistor based memory using a nanowire as a conducting channel offers exceptional advantages over conventional memory devices, like small cell size, low-voltage operation, low power consumption, fast programming/erase speed and non-volatility. We successfully fabricated ferroelectric nonvolatile memory devices using both n-type and p-type Si nanowires coated with organic ferroelectric poly(vinylidene fluoride-trifluoroethylene) [P(VDF-TrFE)] via a low temperature fabrication process. The devices performance was carefully characterized in terms of their electrical transport, retention time and endurance test. Our p-type Si NW ferroelectric memory devices exhibit excellent memory characteristics with a large modulation in channel conductance between ON and OFF states exceeding $10^5$; long retention time of over $5{\times}10^4$ sec and high endurance of over 105 programming cycles while maintaining ON/OFF ratio higher $10^3$. This result offers a viable way to fabricate a high performance high-density nonvolatile memory device using a low temperature fabrication processing technique, which makes it suitable for flexible electronics.

  • PDF

High Efficiency and Small Area DC-DC Converter for Gate Driver using LTPS TFTs

  • Kim, Kyung-Rok;Kim, Hyun-Wook;Kwon, Oh-Kyong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2007.08b
    • /
    • pp.1085-1088
    • /
    • 2007
  • A new DC-DC converter was designed for gate driver circuit using low temperature poly-Si TFT technology. To achieve high efficiency and small area, we proposed a cross-coupled type DC-DC converter which converts 5V of input voltage to 9V of output voltage and supplies 120$\mu$A of current to load. Its efficiency is 92.9% and the area is reduced as much as 19% compared to the previously reported latch type DC-DC converter.

  • PDF

Low-Temperature Poly-Si TFT Charge Trap Flash Memory with Sputtered ONO and Schottky Junctions

  • An, Ho-Myoung;Kim, Jooyeon
    • Transactions on Electrical and Electronic Materials
    • /
    • v.16 no.4
    • /
    • pp.187-189
    • /
    • 2015
  • A charge-trap flash (CTF) thin film transistor (TFT) memory is proposed at a low-temperature process (≤ 450℃). The memory cell consists of a sputtered oxide-nitride-oxide (ONO) gate dielectric and Schottky barrier (SB) source/drain (S/D) junctions using nickel silicide. These components enable the ultra-low-temperature process to be successfully achieved with the ONO gate stacks that have a substrate temperature of room temperature and S/D junctions that have an annealing temperature of 200℃. The silicidation process was optimized by measuring the electrical characteristics of the Ni-silicided Schottky diodes. As a result, the Ion/Ioff current ratio is about 1.4×105 and the subthreshold swing and field effect mobility are 0.42 V/dec and 14 cm2/V·s at a drain voltage of −1 V, respectively.

Electrical characteristics of polysilicon thin film transistors with PNP gate (PNP 게이트를 가지는 폴리 실리콘 박막 트랜지스터의 전기적 특성)

  • 민병혁;박철민;한민구
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.3
    • /
    • pp.96-106
    • /
    • 1996
  • One of the major problems for poly-Si TFTs is the large off state leakage current. LDD (lightly doped drain) and offset gated structures have been employed in order to reduce the leakage current. However, these structures also redcue the oN current significantly due to the extra series resistance caussed by the LDD or offset region. It is desirable to have a device which would have the properties of the offset gated structure in the OFF state, while behaving like a fully gated device in the oN state. Therefore, we propose a new thin film transistor with pnp junction gate which reduce the leakage curretn during the OFF state without sacrificing the ON current during the ON state.

  • PDF

Design and fabrication of a Micromechanical Switch Using Polysilicon Surface Micromachining (다결정실리콘 표면 미세가공 기술을 이용한 초소형 기계식 스위치의 설계 및 제작)

  • Chae, Gyeong-Su;Han, Seung-O;Ha, Jong-Min;Mun, Seong-Uk;Park, Jeong-Ho
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.49 no.9
    • /
    • pp.546-551
    • /
    • 2000
  • A micromechanical switch that can be used as a logic gate is described in this paper. This switch consists of fixed input electrodes an output electrode Vcc/GND electrodes and movable plates suspended by crab-leg flexures. for mechanical switching of an electrical signal a parallel plate actuator which comes in contact with output electrode was used. Provided that movable plates are connected to Vcc and a low input voltage(ground signal) is applied to the fixed input electrodes the movable plates are pulled by an electrostatic force between the fixed input electrodes and the movable plates. the proposed micromechanical switch was fabricated by surface micromachining technology with$2\mum$ -thick poly-Si and the measured threshold voltage for ON/OFF switching was 23.5V.

  • PDF

Photo-induced Electrical Properties of Metal-oxide Nanocrystal Memory Devices

  • Lee, Dong-Uk;Cho, Seong-Gook;Kim, Eun-Kyu;Kim, Young-Ho
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.254-254
    • /
    • 2011
  • The memories with nano-particles are very attractive because they are promising candidates for low operating voltage, long retention time and fast program/erase speed. In recent, various nano-floating gate memories with metal-oxide nanocrystals embedded in organic and inorganic layers have been reported. Because of the carrier generation in semiconductor, induced photon pulse enhanced the program/erase speed of memory device. We studied photo-induced electrical properties of these metal-oxide nanocrystal memory devices. At first, 2~10-nm-thick Sn and In metals were deposited by using thermal evaporation onto Si wafer including a channel with $n^+$ poly-Si source/drain in which the length and width are 10 ${\mu}m$ each. Then, a poly-amic-acid (PAA) was spin coated on the deposited Sn film. The PAA precursor used in this study was prepared by dissolving biphenyl-tetracarboxylic dianhydride-phenylene diamine (BPDA-PDA) commercial polyamic acid in N-methyl-2-pyrrolidon (NMP). Then the samples were cured at 400$^{\circ}C$ for 1 hour in N atmosphere after drying at 135$^{\circ}C$ for 30 min through rapid thermal annealing. The deposition of aluminum layer with thickness of 200 nm was followed by using a thermal evaporator, and then the gate electrode was defined by photolithography and etching. The electrical properties were measured at room temperature using an HP4156a precision semiconductor parameter analyzer and an Agilent 81101A pulse generator. Also, the optical pulse for the study on photo-induced electrical properties was applied by Xeon lamp light source and a monochromator system.

  • PDF

Electric properties of Polymethyl methacrylate(PMMA) Films to thermal treatment Prepared by Spin Coating (회전 도포 공정을 이용한 Polymethyl methacrylate(PMMA) 박막의 열처리에 따른 전기적 특성 평가)

  • Na, Moon-Kyong;Kang, Dong-Pil;Ahn, Myeog-Sang;Myung, In-Hye;Kang, Young-Taec
    • Proceedings of the KIEE Conference
    • /
    • 2005.07c
    • /
    • pp.1924-1926
    • /
    • 2005
  • Poly(methyl methacrylate) (PMMA) is one of the promising representive of polymer gate dielectric for its high resistivity and sutible dielectric constant. PMMA (Mw=96700) films were prepared on p-Si by spin coating method. PMMA were coated compactively and flatly as observes by AFM. MIS(Al/PMMA/p-Si) structure was made and capacitance-voltage (C-V) and current-voltage (I-V) measurements were done with PMMA films for repeated annealing cycles at $100^{\circ}C$. 1-V measured at various delay times $(0{\sim}20sec)$ showed little change and the absence of hysteresis in the I-V characteristics with delay times, which eliminate the possibility of deep traps in the PMMA films. The observed thermal stability, smooth surfaces, dielectric constant, I-V behavior implies PMMA formed by spin coating can be used as an efficient gate dielectric layer in OTFTs.

  • PDF

2.2 inch qqVGA AMOLED drived by ultra low temperature poly silicon (ULTPS) TFT direct fabricated below $200^{\circ}C$

  • Kwon, Jang-Yeon;Jung, Ji-Sim;Park, Kyung-Bae;Kim, Jong-Man;Lim, Hyuck;Lee, Sang-Yoon;Kim, Jong-Min;Noguchi, Takashi;Hur, Ji-Ho;Jang, Jin
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2006.08a
    • /
    • pp.309-313
    • /
    • 2006
  • We demonstrated 2.2inch qqVGA AMOLED display drived by ultra low temperature poly-Si (ULTPS) TFT not transferred but direct fabricated below $200^{\circ}C$. Si channel was crystallized by decreasing impurity concentration even at room temperature. Gate insulator with a breakdown field exceeding 8 MV/cm was realized by Inductively coupled plasma - CVD. In order to reduce stress of plastic, organic film was coated as inter-dielectric and passivation layers. Finally, ULTPS TFT of which mobility is over $20cm^2/Vsec$ was fabricated on transparent plastic substrate and drived OLED display successfully.

  • PDF

Investigation on the P3HT-based Organic Thin Film Transistors (P3HT를 이용한 유기 박막 트랜지스터에 관한 연구)

  • Kim, Y.H.;Park, S.K.;Han, J.I.;Moon, D.G.;Kim, W.G.;Lee, C.J.
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.04b
    • /
    • pp.45-48
    • /
    • 2002
  • Poly(3-hexylthiophene) or P3HT based organic thin film transistor (OTFT) array was fabricated on flexible poly carbonate substrates and the electrical characteristics were investigated. As the gate dielectric, a dual layer structure of polyimide-$SiO_2$ was used to improve the roughness of $SiO_2$ surface and further enhancing the device performance and also source-drain electrodes were $O_2$ plasma treated for improvement of the electrical properties, such as drain current and field effect mobility. For the active layer, polymer semiconductor, P3HT layer was printed by contact-printing and spin-coating method. The electrical properties of OTFT devices printed by both methods were evaluated for the comparison. Based on the experiments, P3HT-based OTFT array with field effect mobility of 0.02~0.025 $cm^{2}/V{\cdot}s$ and current modulation (or $I_{on}/I_{off}$ ratio) of $10^{3}\sim10^{4}$ was fabricated.

  • PDF

Electrical characteristics of lateral poly0silicon field emission triode using LOCOS process

  • Lee, Jae-Hoon;Lee, Myoung-Bok;Park, Dong-Il;Ham, Sung-Ho;Lee, Jong-Hyun;Lee, Jung-Hee
    • Journal of Korean Vacuum Science & Technology
    • /
    • v.3 no.1
    • /
    • pp.38-42
    • /
    • 1999
  • Using the LOCOS process, we have fabricated the lateral type polysilicon field emission triodes with poly-Si/oxide/Si structure and investigated their current-voltage characteristics for three biasing modes of operation. The fabricated devices exhibit excellent electrical performances such as a relatively low turn-on anode voltage of 14 V at VGC = 0V, a stable and high emission current of 92${\mu}$A/triode over 90 hours, a small gate leakage current of 0.23 ${\mu}$A/triode and an outstanding transconductance of 57${\mu}$S/5triodes at VGC = 5V and VAC = 26V. these superior electrical operation is believed to be due to a large field enhancement effect, which is related to the sharp cathode tips produced by the LOCOS process as well as the high aspect ratio (height /radius ) of the cathode tip end.

  • PDF