• Title/Summary/Keyword: analog circuit

Search Result 729, Processing Time 0.026 seconds

Evaluation of Applicability of Circuit-analog Radar Absorbing Structures for High Temperature in 350℃ and Hot-wet Environment (고온용 Circuit-analog 전파흡수구조의 350℃ 및 열 수분 환경에서의 적용성 평가)

  • Min-Su Jang;Ho-Beom Kim;Heon-Suk Hong
    • Composites Research
    • /
    • v.36 no.5
    • /
    • pp.335-341
    • /
    • 2023
  • We proposed a high-temperature circuit-analog radar absorbing structures (CA-RAS), and evaluated radar absorption performance and tensile properties in 350℃ and a hot-wet environment. The CA-RAS was implemented with a glass/cyanate ester composites and a square resistive pattern layer, and reflection loss was measured by 350℃ and after exposure of hot-wet condition using free space measurement. And the tensile strength at 350℃ and after exposure of hot-wet condition was measured according to the ASTM D638. The proposed CA-RAS showed a 4 GHz of -dB bandwidth and -20 dB of a peak value at 350℃. In addition, there was no deterioration in absorption performance after exposure to a hot-wet condition. The tensile strength value of more than 95% compared to the strength of the glass/cyanate ester composite was confirmed at 350℃ and after exposure of hot-wet condition. Through this, the applicability of CA-RAS proposed in this study was confirmed as a load bearing structure for stealth weapon exposed to high temperature and hot-wet environment.

A high-speed algorithmic ADC based on Maximum Circuit

  • Chaikla, Amphawan;Pukkalanun, Tattaya;Riewruja, Vanchai;Wangwiwattana, Chaleompun;Masuchun, Ruedee
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2003.10a
    • /
    • pp.73-77
    • /
    • 2003
  • This paper presents a high-speed algorithmic analog-to-digital converter (ADC), which is based on gray coding. The realization method makes use of a two-input maximum circuit to provide a high-speed operation and a low-distortion in the transfer characteristic. The proposed ADC based on the CMOS integrated circuit technique is simple and suitable for implementing a highresolution ADC. The performances of the proposed circuit were studied using the PSPICE analog simulation program. The simulation-results verifying the circuit performances are agreed with the expected values.

  • PDF

Development of RSFQ Logic Circuits and Delay Time Considerations in Circuit Design (RSFQ 논리회로의 개발과 회로설계에 대한 지연시간 고려)

  • Kang, J.H.;Kim, J.Y.
    • Progress in Superconductivity
    • /
    • v.9 no.2
    • /
    • pp.157-161
    • /
    • 2008
  • Due to high speed operations and ultra low power consumptions RSFQ logic circuit is a very good candidate for future electronic device. The focus of the RSFQ circuit development has been on the advancement of analog-to-digital converters and microprocessors. Recent works on RSFQ ALU development showed the successful operation of an 1-bit block of ALU at 40 GHz. Recently, the study of an RSFQ analog-to-digital converter has been extended to the development of a single chip RF digital receiver. Compared to the voltage logic circuits, RSFQ circuits operate based on the pulse logic. This naturally leads the circuit structure of RSFQ circuit to be pipelined. Delay time on each pipelined stage determines the ultimate operating speed of the circuit. In simulations, a two junction Josephson transmission line's delay time was about 10 ps, a splitter's 14.5 ps, a switch's 13 ps, a half adder's 67 ps. Optimization of the 4-bit ALU circuit has been made with delay time consideration to operate comfortably at 10 GHz or above.

  • PDF

A Simple Current-Mode Analog Multiplier-Divider Circuit Using OTAs

  • Surakampontorn, Wanlop;Kaewdang, Khanittha;Fongsamut, Chalermpan
    • Proceedings of the IEEK Conference
    • /
    • 2002.07a
    • /
    • pp.658-661
    • /
    • 2002
  • An analog multiplier-divider circuit that realized through the use of OTAs, which does not require external passive circuit elements and temperature compensated, is proposed in this paper. Since the scheme is realized in such a way that employs only OTA as a standard cell, the circuit is simple and can be easily constructed from commercially available IC. The circuit bandwidth is wide and close to the transistor f$\sub$T/. Simulation results that demonstrate the performances of the multiplier-divider circuit are included.

  • PDF

Design of Calibration Circuit for LCOS Microdisplay (LCOS 마이크로디스플레이 구동용 보정회로 설계)

  • Lee, Youn-Sung;Wee, Jung-Wook;Han, Chung-Woo;Song, Nam-Chol
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2022.10a
    • /
    • pp.469-471
    • /
    • 2022
  • This paper presents an implementation of a calibration circuit to correct the gain error, DC offset and sampling clock phase error generated in the process of converting digital pixels to analog pixels to drive an analog-driven 4K UHD LCOS panel. The proposed calibration circuit consists of a gain and DC offset adjustment circuit and a sampling clock phase adjustment circuit. The calibration circuit is implemented with an FPGA device, and video amplifiers.

  • PDF

The Method for Harmonics Elimination of a Single Phase Current by the Analog Relay Control Circuit and Passive Filters (릴레이 구동회로 및 수동필터를 이용한 단상 전원의 부하 적응형 고조파 전류 제거 기법)

  • Park, Jong-Yeon;Lee, Hu-Chan;Lee, Bong-Jin;Choi, Won-Ho
    • The Transactions of the Korean Institute of Electrical Engineers B
    • /
    • v.55 no.6
    • /
    • pp.292-298
    • /
    • 2006
  • Because of the high cost for the active power filter, passive filters have been widly used to eliminate harmonic currents of nonlinear load and can also improve the power factor. They are not often optimal filters because the passive filters are designed under the fixed load conditions. In this paper we proposed the method which only the necessary harmonic filters are operated by detecting the various harmonic current components. We presents the new control method of passive filter selection type with the relay control circuit which is consist of analog GIC, comparater, flip-flop and etc. By the experimental results using the proposed system for the rectifier load, we concluded that the researched method is cost effective and the performance is better than the passive filter.

A Four-quadrant Analog Multiplier Based on Switched-capacitor and Pulse-Width Amplitude Modulation Techniques

  • Siripruchyanun, Montree;Wardkein, Paramote
    • Proceedings of the IEEK Conference
    • /
    • 2002.07b
    • /
    • pp.739-742
    • /
    • 2002
  • This article proposes a Four-Quadrant Analog Multiplier (4-QAM) applying switched-capacitor and pulse-width amplitude modulation (PWAM) principles. The features of the presented circuit are that it can function as analog multiplier with a wide dynamic range of input signal and no disturbing from deviation of carrier frequency of PWM signal. In addition, the circuit detail is simpler than that of the previously proposed circuits. It is then easy and applicable for employing it into Integrated Circuit (IC) realization to especially operate in low-frequency and low-power applications. The experimental results granted are in correspondence to the theoretical analysis.

  • PDF

Design and Fabrication of Digital Tuning Analog Component IC (Digital Tuning Analog Component 집적회로의 설계 및 제작)

  • Shin, Myung Chul;Jang, Young Wook;Kim, Young Saeng;Ko, Jin Soo
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.23 no.6
    • /
    • pp.923-928
    • /
    • 1986
  • This paper describes the design and fabrication of a high performance digital tuning analog component integrated circuit that contains a television station detector and decoders(H and L types). When the comparator level sampling method is used, this integrated circuit can be used as a stable channel selector for an external circuit with very large signal variation. It has been fabricated using the SST bipolar standard process and its chip size is 2.2x2.1mm\ulcorner As a result, we have succeeded in fabricating the IC that satisfies the D.C characteristics, and the channel station detector and decoder function.

  • PDF

Field programmable analog arrays for implementation of generalized nth-order operational transconductance amplifier-C elliptic filters

  • Diab, Maha S.;Mahmoud, Soliman A.
    • ETRI Journal
    • /
    • v.42 no.4
    • /
    • pp.534-548
    • /
    • 2020
  • This study presents a new architecture for a field programmable analog array (FPAA) for use in low-frequency applications, and a generalized circuit realization method for the implementation of nth-order elliptic filters. The proposed designs of both the FPAA and elliptic filters are based on the operational transconductance amplifier (OTA) used in implementing OTA-C filters for biopotential signal processing. The proposed FPAA architecture has a flexible, expandable structure with direct connections between configurable analog blocks (CABs) that eliminates the use of switches. The generalized elliptic filter circuit realization provides a simplified, direct synthetic method for an OTA-C symmetric balanced structure for even/odd-nth-order low-pass filters (LPFs) and notch filters with minimum number of components, using grounded capacitors. The filters are mapped on the FPAA, and both architectures are validated with simulations in LTspice using 90-nm complementary metal-oxide semiconductor (CMOS) technology. Both proposed FPAA and filters generalized synthetic method achieve simple, flexible, low-power designs for implementation of biopotential signal processing systems.

Ramp形 A-D 變煥器의 直線性 改善에 關하여

  • 이필재
    • The Magazine of the IEIE
    • /
    • v.2 no.2
    • /
    • pp.37-42
    • /
    • 1975
  • Various factors which affect the linearity and accuracy of the ramp type analog-to-digital converter have been investigated experimentally. A suggestion hav been made in the determination of circuit parameters with the emphasis on the improvement of the linearity and accuracy in the ramp type analog-to-digital conveter.

  • PDF