• 제목/요약/키워드: Via Hole

검색결과 300건 처리시간 0.029초

HCML 배선기판에서 비아홀 구조에 대한 경험적 모델 (Empirical Model of Via-Hole Structures in High-Count Multi-Layered Printed Circuit Board)

  • 김영우;임영석
    • 대한전자공학회논문지SD
    • /
    • 제47권12호
    • /
    • pp.55-67
    • /
    • 2010
  • 고다층 배선 기판에 형성된 개방 스터브(open stub)를 제거한 후면드릴가공홀(Back-Drilled-Hole, BDH)과 일반적인 구조인 관통홀(Plated-Through-Hole, PTH) 구조의 전기적 특성에 대한 분석을 하였으며, 고속 선호를 부품 실장면으로부터 내층의 스트립라인으로 전송하기 위해 비아홀의 급전 길이가 가장 긴 전송층을 선택하였다. 10 GHz의 광대역 주파수 내에서 실험계획법(DOE, design of experiment)을 적용하여 비아홀 구조 내에 외층과 급전층 사이의 비아홀의 길이, 접지층에 형성된 천공(anti-pad)의 크기와 급전층에 형성된 패드 (pad)의 크기가 최대 반사 손실 반전력 주파수와 삽입 손실에 미치는 영향을 분석하였다. 이로 부터 거시적 모델(macro model)을 위한 회귀 실험식을 추출하여 실험 결과와 비교 평가하였고, 실험 영역 외에서도 측정 결과와 5% 이내의 오차를 보이고 있음을 확인하였다.

세라믹 그린시트의 미세 비아홀 펀칭 공정 연구 (A study on micro punching process of ceramic green sheet)

  • 신승용;주병윤;임성한;오수익
    • 한국소성가공학회:학술대회논문집
    • /
    • 한국소성가공학회 2003년도 추계학술대회논문집
    • /
    • pp.101-106
    • /
    • 2003
  • Recent electronic equipment becomes smaller, more functional, and more complex. According to these trends, LTCC(low temperature co-fired ceramic) has been emerged as a promising technology in packaging industry. It consists of multi-layer ceramic sheet, and the circuit has 3D structure. In this technology via hole formation plays an important role because it provides an electric path for the packaging interconnection network. Therefore via hole quality is very important for ensuring performance of LTCC product. Via holes are formed on the green sheet that consists of ceramic(before sintering) layer and PET(polyethylene Terephthalate) one. In this paper we found the correlation between hole quality and process condition such as ceramic thickness, and tool size. The shear behavior of double layer sheet by micro hole punching which is different from that of single layer one was also discussed.

  • PDF

팸토초 레이저를 이용한 3차원 패키징 기술 (3D Packaging Technology Using Femto Laser)

  • 김주석;신영의;김종민;한성원
    • 대한용접접합학회:학술대회논문집
    • /
    • 대한용접접합학회 2006년 추계학술발표대회 개요집
    • /
    • pp.190-192
    • /
    • 2006
  • The 3-dimensional(3D) chip stacking technology is one of the leading technologies to realize a high density and high performance system in package(SIP). It could be found that it is the advanced process of through-hole via formation with the minimum damaged on the Si-wafer. Laser ablation is very effective method to penetrate through hole on the Si-wafer because it has the advantage that formed under $100{\mu}m$ diameter through-hole via without using a mask. In this paper, we studied the optimum method for a formation of through-hole via using femto-second laser heat sources. Furthermore, the processing parameters of the specimens were several conditions such as power of output, pulse repetition rate as well as irradiation method and time. And also the through-hole via form could be investigated and analyzed by microscope and analyzer.

  • PDF

파우더와 솔더를 이용한 저비용 비아홀 채움 공정 (Low Cost Via-Hole Filling Process Using Powder and Solder)

  • 홍표환;공대영;남재우;이종현;조찬섭;김봉환
    • 센서학회지
    • /
    • 제22권2호
    • /
    • pp.130-135
    • /
    • 2013
  • This study proposed a noble process to fabricate TSV (Through Silicon Via) structure which has lower cost, shorter production time, and more simple fabrication process than plating method. In order to produce the via holes, the Si wafer was etched by a DRIE (Deep Reactive Ion Etching) process. The via hole was $100{\mu}m$ in diameter and $400{\mu}m$ in depth. A dielectric layer of $SiO_2$ was formed by thermal oxidation on the front side wafer and via hole side wall. An adhesion layer of Ti and a seed layer of Au were deposited. Soldering process was applied to fill the via holes with solder paste and metal powder. When the solder paste was used as via hole metal line, sintering state and electrical properties were excellent. However, electrical connection was poor due to occurrence of many voids. In the case of metal powder, voids were reduced but sintering state and electrical properties were bad. We tried the via hole filling process by using mixing solder paste and metal powder. As a consequence, it was confirmed that mixing rate of solder paste (4) : metal powder (3) was excellent electrical characteristics.

PCB 재질 및 Via hole 구성에 따른 LED 패키지의 특성 분석 (Analysis of LED Package Properties by PCB Material and Via-hole Construction)

  • 이세일;양종경;김성현;이승민;박대희
    • 전기학회논문지
    • /
    • 제59권11호
    • /
    • pp.2038-2042
    • /
    • 2010
  • In this paper, we confirmed the thermal & optical properties for improving the heat transfer coefficient by changing the via hole size and in FR4 PCB with the same area. Osram 1W power LED Package (Golden Dragon) was used and the K-factor which is relative constant between LED junction temperature and forward bias was measured with power source meter(KEITHLEY 2430) to measure the thermal resistance from PCB configuration. As results, thermal resistance in metal PCB came out to the lowest as $26 [^{\circ}C/W]$ and thermal resistance in FR4 PCB without via-holes emerged as the highest as $69 [^{\circ}C/W]$. However thermal resistance of FR4 PCB could have decreased until $32[^{\circ}C/W]$ in 0.6 mm by using the via hole. Also, the luminous flux could have improved, too.

MMIC 제작을 위한 반도체 공정 조건들의 최적화 - Si$_3$N$_4$증착, GaAs via-hole건식식각, Airbridge공정 (The Optimization of Semiconductor Processes for MMIC Fabrication - Si$_3$N$_4$ deposition, GaAs via-hole dry etching, Airbridge process)

  • 정진철;김상순;남형기;송종인
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 1999년도 하계종합학술대회 논문집
    • /
    • pp.934-937
    • /
    • 1999
  • MMIC 제작을 위한 단일 반도체 공정으로써 PECVD를 이용한 Si₃N₄의 증착, RIE를 이용한 CaAs via-hole건식식각, 그리고 airbridge 공정조건을 위한 실험 및 분석 작업을 수행하였다. Si₃N₄의 증착 실험에서는 굴절률이 2인 조건을, GaAs via-hole 식각 실험에서는 최적화된 thru-via의 모양과 식각률을 갖는 조건을, airbridge 실험에서는 polyimide coating 및 건식 식각 조건과 금 도금 및 습식 식각의 최적 조건들을 찾아내었다.

  • PDF

전류인가 방법이 3D-SiP용 Through Via Hole의 Filling에 미치는 영향 (The Effects of Current Types on Through Via Hole Filling for 3D-SiP Application)

  • 장근호;이재호
    • 마이크로전자및패키징학회지
    • /
    • 제13권4호
    • /
    • pp.45-50
    • /
    • 2006
  • 3D package의 SiP에서 구리의 via filling은 매우 중요한 사항으로 package밀도가 높아짐에 따라 via의 크기가 줄어들며 전기도금법을 이용한 via filling이 연구되어왔다. Via filling시 via 내부에 결함이 발생하기 쉬운데 전해액 내에 억제제, 가속제등 첨가제를 첨가하고 펄스-역펄스(PRC)의 전류파형을 인가하여 결함이 없는 via의 filling이 가능하다. 본 연구에서는 건식 식각 방법 중 하나인 DRIE법을 이용하여 깊이 $100{\sim}190\;{\mu}m$, 직경이 각각 $50{\mu}m,\;20{\mu}m$인 2가지 형태의 via을 형성하였다. DRIE로 via가 형성된 Si wafer위에 IMP System으로 Cu의 Si으로 확산을 막기 위한 Ta층과 전해도금의 씨앗층인 Cu층을 형성하였다. Via시편은 직류, 펄스-역펄스의 전류 파형과 억제제, 가속제, 억제제의 첨가제를 모두 사용하여 filling을 시도하였고, 공정 후 via의 단면을 경면 가공하여 SEM으로 관찰하였다.

  • PDF

단일 비아 위치를 이용한 PCB의 복사성 방사 성능 향상 (Improved Characteristic of Radiated Emission of a PCB by Using the Via-Hole Position)

  • 김리진;이재현
    • 한국전자파학회논문지
    • /
    • 제20권12호
    • /
    • pp.1272-1278
    • /
    • 2009
  • 본 논문은 신호 전송용 비아가 있는 4층 PCB(Printed Circuit Boards)의 P/G(power/ground)면 사이에서 발생되는 공진을 상쇄시켜 복사성 방사(RE: Radiated Emission) 성능을 개선할 수 있는 기법을 제안하였다. 면간 공진 상쇄를 확인하기 위하여 비아가 있는 4층 PCB에서 신호 전송 선로의 전송 특성, PCB 개방 모서리를 통한 방사(radiation)와 RE 세기를 계산하고, 측정하여 제안된 기법의 타당성을 입증하였다.

반도체소자의 Via hole 결함 측정을 위한 전자컬럼 제어기술 개발 (Development of microcolumn control unit to detect of via-hole defects on wafer)

  • 노영섭;김흥태;김호섭;김대욱;안승준;김영철;진상원;황남우
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 하계학술대회 논문집 Vol.9
    • /
    • pp.528-529
    • /
    • 2008
  • A new concept based on sample current measurements for detecting of via-hole defects on wafer has been performed by low energy electron beam microcolumn. The microcolumn has been operated at a low voltage of 290 eV with total emission current of 400 nA, and a sample current of 6 nA. The test sample was fabricated with SiO2 layer of 300 nm thickness on a piece of a silicon substrate. Preliminary results of both sample current method and secondary electron method show microcolumn and its control can be useful technology for detecting of via-hole defects on wafer.

  • PDF

FR4 PCB의 Via-hole이 LED 패키지에 미치는 열적 특성 분석 (Analysis of Thermal Properties in LED Package by Via hole of FR4 PCB)

  • 이세일;이승민;박대희
    • 조명전기설비학회논문지
    • /
    • 제24권12호
    • /
    • pp.57-63
    • /
    • 2010
  • The efficiency of LED package is increasing by applying the high power, and a existing lighting is changing as the LED lighting. However, many problems have appeared by heat. Therefore, in order to solve thermal problems, LED lighting is designing in several ways, but the advantages of LED lighting is fading due to increase the prices and volumes. In this study, we try to improve the thermal performance by formation of via holes. The junction temperature and thermal resistance in the FR4-PCB with via-holes of 0.6[mm] was excellent in experiment and FR4-PCB with Via-holes of 0.6[mm] was excellent in simulation without solder. Further, the thermal resistance and the optical properties can be improved through a formation of via-holes.