• Title/Summary/Keyword: VHDL modeling

Search Result 30, Processing Time 0.023 seconds

High-Speed, Large-Capacity ATM switching-chip Implemented by MCM Technology (고속 대용량 ATM Switching칩 구현을 위한 MCM기술 적응)

  • 김남우;허창우;임실묵
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.5 no.4
    • /
    • pp.791-797
    • /
    • 2001
  • In this paper, high-speed ,large-capacity ATM switching-chip is developed by MCM technology. MCM technology is suited for light-weight portable communications, mobile computing, high-frequency applications. For test of the developed MCM switching-chips, the simulating model is made by VHDL code of previously developed chip and input-output values of modeling pattern are obtained through the simulation. After the pattern values in chip-test machine are inserted , their results are compared with the simulation results. The design in this paper is simulated by synopsys design tool using SUN workstation and functions of chip is measured by TRILLIUM machine. Simulated and measured results have been compared, showing close agreement. Last, the MCM technique presented in this paper will provide useful insight into future designs.

  • PDF

Design and Implementation of a High Speed Pager Based on FLEX Protocol (FLEX 방식 고속 무선호출 단말기 설계 및 구현)

  • 오병문;이동원;김영철
    • Proceedings of the IEEK Conference
    • /
    • 2000.11a
    • /
    • pp.205-208
    • /
    • 2000
  • In this paper, we have designed a pager based on the FLEX protocol. The pager consists of a decoder, a MCU, a SPI, and a User interface. The decoder contains the following blocks: synchronizer, de-interleaver, error corrector, packet builder. The decoded data is converted to SPI packets for communication between the MCU and the FLEX decoder. The host MCU is a RISC pipelined architecture, so it processes data at high speed and also sends messages to user interface. We have designed the proposed pager as structural modeling using VHDL language. Then, We simulated and synthesized it using tool of SYNOPSYS corporation.

  • PDF

An Implementation of ECC(Elliptic Curve Cryptographic)Processor with Bus-splitting method for Embedded SoC(System on a Chip) (임베디드 SoC를 위한 Bus-splitting 기법 적용 ECC 보안 프로세서의 구현)

  • Choi, Seon-Jun;Chang, Woo-Youg;Kim, Young-Chul
    • Proceedings of the IEEK Conference
    • /
    • 2005.11a
    • /
    • pp.651-654
    • /
    • 2005
  • In this paper, we designed ECC(Elliptic Curve Cryptographic) Processor with Bus-splitting mothod for embedded SoC. ECC SIP is designed by VHDL RTL modeling, and implemented reusably through the procedure of logic synthesis, simulation and FPGA verification. To communicate with ARM9 core and SIP, we designed SIP bus functional model according to AMBA AHB specification. The design of ECC Processor for platform-based SoC is implemented using the design kit which is composed of many devices such as ARM9 RISC core, memory, UART, interrupt controller, FPGA and so on. We performed software design on the ARM9 core for SIP and peripherals control, memory address mapping and so on.

  • PDF

Design of an Integrated Inductor with Magnetic Core for Micro-Converter DC-DC Application

  • Dhahri, Yassin;Ghedira, Sami;Besbes, Kamel
    • Transactions on Electrical and Electronic Materials
    • /
    • v.17 no.6
    • /
    • pp.369-374
    • /
    • 2016
  • This paper presents a design procedure of an integrated inductor with a magnetic core for power converters. This procedure considerably reduces design time and effort. The proposed design procedure is verified by the development of an inductor model dedicated to the monolithic integration of DC-DC converters for portable applications. The numerical simulation based on the FEM (finite elements method) shows that 3D modeling of the integrated inductor allows better estimation of the electrical parameters of the desired inductor. The optimization of the electrical parameter values is based on the numerical analysis of the influence of the geometric parameters on the electrical characteristics of the inductor. Using the VHDL-AMS language, implementation of the integrated inductor in a micro Buck converter demonstrate that simulation results present a very promising approach for the monolithic integration of DC-DC converters.

A FPGA Design of Improved Acquisition System for DS-CDMA (DS-CDMA을 이용한 개선된 동기 획득 시스템의 FPGA 설계)

  • 박종우;조병록;송재철
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.67-70
    • /
    • 1999
  • DS-CDMA is used to widely spread spectrum for a cellular mobile digital communication that maximizing users- capacity at the limited frequency bandwidth, solving technical matters with the channel. Especially, the capability of a spread spectrum receiver relied on fast code acquisition time at the demodulation. In this paper, we considered that fast code acquisition time when a spread spectrum system is designed, and existed code acquisition system set up one code epoch on a position at initial processing, but the proposed code acquisition system improved that two code epoch are set up at the same time, therefore code acquisition time is diminished in effect. The structure modeling to VHDL language. Its synthesized the synthesized and, is implemented FPGA chip

  • PDF

A design of dual AC-3 and MPEG-2 audio decoder (AC-3와 MPEG-2 오디오 공용 복호화기의 설계)

  • Ko, Woo-Suk;Yoo, Sun-Kook;Park, Sung-Wook;Jung, Nam-Hoon;Kim, Joon-Seok;Lee, Keun-Sup;Youn, Dae-Hee
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.23 no.6
    • /
    • pp.1433-1442
    • /
    • 1998
  • The thesis presents a dual audio decoder which can decode both AC-3 and MPEG-2 bitstream. The MPEG-2 synthesis processi s optimized via FFT to establish the common data path with AC-'3s. A dual audio decoder consists of a DSP core which performs the control-intensive part of each algorithm and a common synthesis filter which perfomrs the computation-intensive part. All the components of the dual audio decoder have been described in VHDL and simulated with a SYNOPSYS tool. The software modeling of the DSP core was used for functional validation. After being synthesized using 0.6 .mu.m-3ML technology standard cell, the dual audio decoder was simulated at gate-level with a COMPASS tool for hardware validation.

  • PDF

Design and Analysis of the GOST Encryption Algorithm (GOST 암호화 알고리즘의 구현 및 분석)

  • 류승석;정연모
    • Journal of the Korea Society for Simulation
    • /
    • v.9 no.2
    • /
    • pp.15-25
    • /
    • 2000
  • Since data security problems are very important in the information age, cryptographic algorithms for encryption and decryption have been studied for a long time. The GOST(Gosudarstvennyi Standard or Government Standard) algorithm as a data encryption algorithm with a 256-bit key is a 64-bit block algorithm developed in the former Soviet Union. In this paper, we describe how to design an encryption chip based on the GOST algorithm. In addition, the GOST algorithm is compared with the DES(Data Encryption Standard) algorithm, which has been used as a conventional data encryption algorithm, in modeling techniques and their performance. The GOST algorithm whose key size is relatively longer than that of the DES algorithm has been expanded to get better performance, modeled in VHDL, and simulated for implementation with an CPLD chip.

  • PDF

A FPGA Development for the Fail Safe Control of TMR System (TMR시스템의 고장안전제어를 위한 FPGA 개발)

  • 강민수;이정석;김현기;유광균;이기서
    • Proceedings of the KSR Conference
    • /
    • 2000.05a
    • /
    • pp.336-343
    • /
    • 2000
  • This paper proposes the failsafe control logic. which has applied to the voting on the TMR system by using FPGA The self-detection circuit is also designed for detecting a characteristic of fault at TMR system. The fault producing in the self-detection system is largely classified among an intermittent fault, a transient fault and a permanent fault. If it is happened to the permanent fault, the system can be failed. Therefore, it is designed the logic circuit which is not transferred the permanent fault to the system after shut off output. The control logic of the Fail Safe proposed in the paper is required for a circuit integrate of device to minimize the failure happened. Therefore, it makes to design FPGA with modeling of VHDL. The circuit of the Fail Safe of TMR system is able to apply to nuclear system, rail-way system, aerospace and aircraft system which is required for high reliability.

  • PDF

Design and implementation of the SliM image processor chip (SliM 이미지 프로세서 칩 설계 및 구현)

  • 옹수환;선우명훈
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.10
    • /
    • pp.186-194
    • /
    • 1996
  • The SliM (sliding memory plane) array processor has been proposed to alleviate disadvantages of existing mesh-connected SIMD(single instruction stream- multiple data streams) array processors, such as the inter-PE(processing element) communication overhead, the data I/O overhead and complicated interconnections. This paper presents the deisgn and implementation of SliM image processor ASIC (application specific integrated circuit) chip consisting of mesh connected 5 X 5 PE. The PE architecture implemented here is quite different from the originally proposed PE. We have performed the front-end design, such as VHDL (VHSIC hardware description language)modeling, logic synthesis and simulation, and have doen the back-end design procedure. The SliM ASIC chip used the VTI 0.8$\mu$m standard cell library (v8r4.4) has 55,255 gates and twenty-five 128 X 9 bit SRAM modules. The chip has the 326.71 X 313.24mil$^{2}$ die size and is packed using the 144 pin MQFP. The chip operates perfectly at 25 MHz and gives 625 MIPS. For performance evaluation, we developed parallel algorithms and the performance results showed improvement compared with existing image processors.

  • PDF

SLEDS:A System-Level Event-Driven Simulator for Asynchronous Microprocessors (SLEDS:비동기 마이크로프로세서를 위한 상위 수준 사건구동식 시뮬레이터)

  • Choi, Sang-Ik;Lee, Jeong-Gun;Kim, Eui-Seok;Lee, Dong-Ik
    • Journal of KIISE:Computer Systems and Theory
    • /
    • v.29 no.1
    • /
    • pp.42-56
    • /
    • 2002
  • It is possible but not efficient to model and simulate asynchronous microprocessors with the existing HDLs(HARDware Description Languages) such as VHDL or Verilog. The reason it that the description becomes too complex. and also the simulation time becomes too long to explore the design space. Therefore it is necessary to establish a methodology and develop a tool for modeling the handshake protocol of asynchronous microprocessors very easily and simulating it very fast. Under this objective an efficient CAD(Computer Aided Design) tool SLEDS(System Level Event-Driven Simulator) was developed which can evaluate performance of a processor through modeling with a simple description an simulating with event driven engine in the system level. The ultimate goal in the tool SLEDS is to fin the optimal conditions for a system to produce high performance by balancing the delay of each module in the system. Besides SLEDS aims at verifying the design through comparing the expected results with the actual ones by performing the defined behavior.