• Title/Summary/Keyword: Trigger Voltage

Search Result 124, Processing Time 0.019 seconds

Contribution of Different Types of $Ca^{2+}$ channels to Catecholamine Secretion in Rat Adrenal Chromaffin Cells (부신수질 Chromaffin 세포의 $Ca^{2+}$ 통로유형이 카테콜아민 분비에 미치는 영향에 관한 정량적 연구)

  • Goo, Yang-Soak;Roh, Jin-A;Lee, Jung-Hwa;Chao, Eun-Jong
    • Progress in Medical Physics
    • /
    • v.8 no.1
    • /
    • pp.3-15
    • /
    • 1997
  • Adrenal chromaffin cells secrete catecholamine in response to acetylcholine. The secretory response has absolute requirement for extracellular calcium, indication that $Ca^{2+}$ influx through voltage dependent $Ca^{2+}$ channel (VDCC) is the primary trigger of the secretion cascade. Although the existence of various types of $Ca^{2+}$ channels has been explored using patch clamp technique in adrenal chromaffin cells, the contribution of different types of $Ca^{2+}$ channels to catecholamine secretion remains to be established. To investigate the quantative contribution of different types of $Ca^{2+}$ channels to cate-cholamine secretion, $Ca^{2+}$ current($I_{Ca}$) and the resultant membrane capacitance increment($\Delta{C}_{m}$) were simultaneoulsy measured. Software based phasor detector technique was used to monitor $\Delta{C}_{m}$. After blockade of L type VDCC with nicardipine (1$\mu$M), $I_{ca}$ was blocked to 43.85$\pm$6.72%(mean$\pm$SEM) of control and the resultant ㅿC$_{m}$ was reduced ot 30.10$\pm$16.44% of control. In the presence of nicardipine and $\omega$-conotoxin in GVIA(l$\mu$M), an N type VDCC antagonist, $I_{ca}$ was blocked to 11.62$\pm$2.96% of control and the resultant $\Delta{C}_{m}$ was reduced to 26.13$\pm$8.25% of control. Finally, in the presence of L, N, and P type $Ca^{2\pm}$ channel antagonists(nicardipine, $\omega$-Conotoxin GVIA, and $\omega$-agatoxin IVA, respectively), $I_{ca}$ and resultant $\Delta{C}_{m}$ were almost completely blocked. From the observation of parallel effects of $Ca^{2+}$ channel antagonists on $I_{ca}$ and $\Delta{C}_{m}$, it was concluded that L, N, and also P type $Ca^{2+}$ channels served and $Ca^{2+}$ source for exocytosis and no difference was observed in their efficiency to evoke exocytosis amost L, N, and P type $Ca^{2+}$ channels.

  • PDF

Group Delay Time Matched CMOS Microwave Frequency Doubler (군지연 시간 정합 CMOS 마이크로파 주파수 체배기)

  • Song, Kyung-Ju;Kim, Seung-Gyun;Choi, Heung-Jae;Jeong, Yong-Chae
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.19 no.7
    • /
    • pp.771-777
    • /
    • 2008
  • In this paper, a frequency doubler using modified time-delay technique is proposed. A voltage controlled delay line (VCDL) in the proposed frequency doubler compensates the group delay time mismatching between input and delayed signal. With the group delay time matching and waveform shaping using the adjustable Schmitt triggers, the unwanted fundamental component($f_0$) and the higher order harmonics such as third and fourth are diminished excellently. In result, only the doubled frequency component($2f_0$) appears dominantly at the output port. The frequency doubler is designed at 1.15 GHz of $f_0$ and fabricated with TSMC $0.18\;{\mu}m$ CMOS process. The measured output power at $2f_0$ is 2.67 dBm when the input power is 0 dBm. The obtained suppression ratio of $f_0,\;3f_0$, and $4f_0$ to $2f_0$ are 43.65, 38.65 and 35.59 dB, respectively.

A UTMI-Compatible USB2.0 Transceiver Chip Design (UTMI 표준에 부합하는 USB2.0 송수신기 칩 설계)

  • Nam Jang-Jin;Kim Bong-Jin;Park Hong-June
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.42 no.5 s.335
    • /
    • pp.31-38
    • /
    • 2005
  • The architecture and the implementation details of a UTMI(USB2.0 Transceiver Macrocell Interface) compatible USB2.0 transceiver chip were presented. To confirm the validation of the incoming data in noisy channel environment, a squelch state detector and a current mode Schmitt-trigger circuit were proposed. A current mode output driver to transmit 480Mbps data on the USB cable was designed and an on-die termination(ODT) which is controlled by a replica bias circuit was presented. In the USB system using plesiochronous clocking, to compensate for the frequency difference between a transmitter and a receiver, a synchronizer using clock data recovery circuit and FIFO was designed. The USB cable was modeled as the lossy transmission line model(W model) for circuit simulation by using a network analyzer measurements. The USB2.0 PHY chip was implemented by using 0.25um CMOS process and test results were presented. The core area excluding the IO pads was $0.91{\times}1.82mm^2$. The power consumptions at the supply voltage of 2.5V were 245mW and 150mW for high-speed and full-speed operations, respectively.

A Comparison Study of Input ESD Protection schemes Utilizing Thyristor and Diode Devices (싸이리스터와 다이오드 소자를 이용하는 입력 ESD 보호방식의 비교 연구)

  • Choi, Jin-Young
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.47 no.4
    • /
    • pp.75-87
    • /
    • 2010
  • For two input-protection schemes suitable for RF ICs utilizing the thyristor and diode protection devices, which can be fabricated in standard CMOS processes, we attempt an in-depth comparison on HBM ESD robustness in terms of lattice heating inside protection devices and peak voltages developed across gate oxides in input buffers, based on DC, mixed-mode transient, and AC analyses utilizing a 2-dimensional device simulator. For this purpose, we construct an equivalent circuit for an input HBM test environment of a CMOS chip equipped with the input ESD protection circuits, which allows mixed-mode transient simulations for various HBM test modes. By executing mixed-mode simulations including up to six active protection devices in a circuit, we attempt a detailed analysis on the problems, which can occur in real tests. In the procedure, we suggest to a recipe to ease the bipolar trigger in the protection devices and figure out that oxide failure in internal circuits is determined by the junction breakdown voltage of the NMOS structure residing in the protection devices. We explain the characteristic differences of two protection schemes as an input ESD protection circuit for RF ICs, and suggest valuable guidelines relating design of the protection devices and circuits.