• Title/Summary/Keyword: Row hammering

Search Result 1, Processing Time 0.018 seconds

Analysis of Row Hammer Based on Interfacial Trap of BCAT Structure in DRAM (계면 트랩에 기반한 BCAT 구조 DRAM의 로우 해머 분석)

  • Chang Young Lim;Yeon Seok Kim;Min-Woo Kwon
    • Journal of IKEEE
    • /
    • v.27 no.3
    • /
    • pp.220-224
    • /
    • 2023
  • Row hammering is a phenomenon in which bit flips occur in adjacent rows when accessing a particular row continuously, causing data damage, security problems, and poor computing performance. This paper analyzes the cause and response method of row hammering through TCAD simulation in 2ynm DRAM. In the experiment, the row hammering is reproduced while changing the parameters of the trap and the device structure, and the trap density, temperature. It analyzes the relationship with Active Wisdom, etc. As a result, it was confirmed that changes in trap parameters and device structures directly affect ΔVcap/pulse. This enables a fundamental understanding of low hammering and finding countermeasures, and can contribute to improving the stability and security of DRAM.