• 제목/요약/키워드: Power Circuit Design

검색결과 2,261건 처리시간 0.03초

고출력 LED의 접합온도 측정회로 설계 및 구현 (Design and Implementation of High Power LED Junction Temperature Measurement Circuit)

  • 박종연;유진완
    • 산업기술연구
    • /
    • 제30권A호
    • /
    • pp.83-88
    • /
    • 2010
  • Recently, the LED lighting is widely used to illumination purpose due to its high luminous efficiency and the long life time. However, the light power and lifetime is reduced by junction temperature increment of LED. So it is important to measure the junction temperature accurately. In this paper, we proposed a new design and implementation method of high power LED junction temperature measurement circuit. The proposed circuit has two current sources which are a driving current source and a measurement is verified by experiment, and the result shows that the proposed circuit is appropriate to practical use.

  • PDF

Lossless Snubber with Minimum Voltage Stress for Continuous Current Mode Tapped-Inductor Boost Converters for High Step-up Applications

  • Kang, Jeong-Il;Han, Sang-Kyoo;Han, Jonghee
    • Journal of Power Electronics
    • /
    • 제14권4호
    • /
    • pp.621-631
    • /
    • 2014
  • To invigorate the tapped-inductor boost (TIB) topology in emerging high step-up applications for off-grid products, a lossless snubber consisting of two capacitors and three diodes is proposed. Since the switch voltage stress is minimized in the proposed circuit, it is allowed to use a device with a lower cost, higher efficiency, and higher availability. Moreover, since the leakage inductance is fully utilized, no effort to minimize it is required. This allows for a highly productive and cost-effective design of the tapped-inductor. The proposed circuit also shows a high step-up ratio and provides relaxation of the switching loss and diode reverse-recovery. In this paper, the operation is analyzed in detail, the steady-state equation is derived, and the design considerations are discussed. Some experimental results are provided to confirm the validity of the proposed circuit.

제한된 전원을 사용하는 저전력 시스템 설계 (Design of the low-power system using the limited source)

  • 김도훈;이교성;김용상;박종철;김양모
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2003년도 춘계학술대회 논문집 전기기기 및 에너지변환시스템부문
    • /
    • pp.163-165
    • /
    • 2003
  • Over the past several years, the application extent of the real-time systems is being expanded with the progress of civilization. An effort to minimize power consumption at the system is being accomplished in several fields from the design of an analog/digital circuit up to the device level Things of this effort have included the power optimum-technique to minimize power consumption at the digital logic circuit and the dynamic managed skill by means o( the decision of the operating system. In this paper, we designed of low power system by using Power-optimized method. As an effective low-power design, we designed the low power system which it has a monitoring system within the main board and a personal computer.

  • PDF

Scan Cell Grouping Algorithm for Low Power Design

  • Kim, In-Soo;Min, Hyoung-Bok
    • Journal of Electrical Engineering and Technology
    • /
    • 제3권1호
    • /
    • pp.130-134
    • /
    • 2008
  • The increasing size of very large scale integration (VLSI) circuits, high transistor density, and popularity of low-power circuit and system design are making the minimization of power dissipation an important issue in VLSI design. Test Power dissipation is exceedingly high in scan based environments wherein scan chain transitions during the shift of test data further reflect into significant levels of circuit switching unnecessarily. Scan chain or cell modification lead to reduced dissipations of power. The ETC algorithm of previous work has weak points. Taking all of this into account, we therefore propose a new algorithm. Its name is RE_ETC. The proposed modifications in the scan chain consist of Exclusive-OR gate insertion and scan cell reordering, leading to significant power reductions with absolutely no area or performance penalty whatsoever. Experimental results confirm the considerable reductions in scan chain transitions. We show that modified scan cell has the improvement of test efficiency and power dissipations.

3상 PWM 컨버터의 모델링 및 해석 (Modeling and Analysis of Three Phase PWM Converter)

  • 조국춘;박채운;최종묵
    • 한국철도학회:학술대회논문집
    • /
    • 한국철도학회 1999년도 춘계학술대회 논문집
    • /
    • pp.328-335
    • /
    • 1999
  • Three phase full bridge rectifier has been used to obtain dc voltage from three phase ac voltage source. The rectifier system has drawbacks that power factor is low and power flow is unidirectional. Therefore, when dc voltage increases due to regeneration of power the dynamic resister for dissipation of regeneration power must be installed. But three phase PWM converter can be controlled to operate with unity power factor and bidirectional power flow. Therefore when the PWM converter is used as do supply system, the dissipating resistor is not necessary. On this thesis, in order to design a controller having good performance, the hee phase PWM converter is completely modeled by using circuit DQ-transformation and thus a general and simple instructive equivalent circuit is obtained; the inductor set becomes a second order gyrator-coupled system and three phase inverter becomes a transformer as well. Under given phase angle(${\alpha}$) and modulation index(MI) of the three phase inverter, the dc and ac characteristics are obtained by analysis of the transformed equivalent circuit The validity of the equivalent circuit is confirmed through PSPICE simulation. And based on the dc and ac characteristics a controller with unity power factor is proposed.

  • PDF

그린 모드 파워 스위치 IC 설계에 관한 연구 (A Study on the Design of Green Mode Power Switch IC)

  • 이우람;손상희;정원섭
    • 전기전자학회논문지
    • /
    • 제14권2호
    • /
    • pp.1-8
    • /
    • 2010
  • 본 논문에서는 대기전력을 줄일 수 있는 Green Mode Power IC 회로를 설계하였다. 이 회로는 switch mode power supply(SMPS)을 구동하기 위한 PWM 기능을 가지고 있으며, 불필요한 소비전력을 제거하기 위해 burst mode와 skip mode 구간을 만들고 대기전력을 낮출 수 있도록 외부의 Power MOSFET에 의해 제어된다. 제안한 회로는 KEC 30V-High Voltage 0.5um CMOS process를 이용하여 시뮬레이션 하였다. 회로 내부는 크게 voltage regulator 회로, voltage reference 회로, UVLO(Under Voltage Lock Out)회로, Ibias 회로, green 회로, PWM 회로, OSC 회로, protection회로, control 회로, Level shift&Driver 회로로 구성되어 있다. 시뮬레이션 결과로부터 회로 동작 시 각 블록의 소비전류를 측정하여 확인한 결과 블록 별 전류총합이 1.29mA이었고, 이 값은 목표 설계치인 1.3mA을 충족시킴을 입증하였다. 이 값은 기존 IC의 소비전류보다 1/2이상 줄어든 값이며, 대기모드로 동작할 경우는 전력소비를 1W 미만까지 줄일 수 있었다.

다중 문턱전압 CMOS를 이용한 저 전력 캐리 예측 가산기 설계 (Design of a Low-Power Carry Look-Ahead Adder Using Multi-Threshold Voltage CMOS)

  • 김동휘;김정범
    • 정보처리학회논문지A
    • /
    • 제15A권5호
    • /
    • pp.243-248
    • /
    • 2008
  • 본 논문은 다중 문턱전압 CMOS를 이용하여 저 전력 특성을 갖는 캐리 예측 가산기 (carry look-ahead adder)를 설계하였으며, 이를 일반적인 CMOS 가산기와 특성을 비교하였다. 전파 지연시간이 긴 임계경로에 낮은 문턱전압 트랜지스터를 사용하여 전파 지연시간을 감소시켰다. 전파 지연시간이 짧은 최단경로에는 높은 문턱전압 트랜지스터를 사용하여 회로전체의 소비전력을 감소시켰으며, 그 외의 논리블럭들은 정상 문턱전압의 트랜지스터를 사용하였다. 설계한 가산기는 일반적인 CMOS 회로와 비교하여 소비전력에서 14.71% 감소하였으며, 소비전력과 지연 시간의 곱에서 16.11%의 성능향상이 있었다. 이 회로는 삼성 $0.35{\mu}m$ CMOS 공정을 이용하여 설계하였으며, HSPICE를 통하여 검증하였다.

Optimized Design of Low-power Adiabatic Dynamic CMOS Logic Digital 3-bit PWM for SSL Dimming System

  • Cho, Seung-Il;Mizunuma, Mitsuru;Yokoyama, Michio
    • IEIE Transactions on Smart Processing and Computing
    • /
    • 제2권4호
    • /
    • pp.248-254
    • /
    • 2013
  • The size and power consumption of digital circuits including the dimming circuit part will increase for high-performance solid state lighting (SSL) systems in the future. This study examined the low-power consumption of adiabatic dynamic CMOS logic (ADCL) due to the principles of adiabatic charging. Furthermore, the designed low-power ADCL digital pulse width modulation (PWM) was optimized for SSL dimming systems. For this purpose, an ADCL digital 3-bit PWM was optimized in two steps. In the first step, the architecture of the ADCL digital 3-bit PWM was miniaturized. In the second step, the clock cut-off circuit was designed and added to the ADCL PWM. As a result, compared to the original configuration, 60 transistors and 15 capacitors of ADCL digital 3-bit PWM were reduced for miniaturization. Moreover, the clock cut-off circuit, which controls wake-up and sleep mode of ADCL D-FFs, was designed. The power consumption of an optimized ADCL digital PWM for all bit patterns decreased by 54 %.

  • PDF

회로평륜화기법을 이용한 풀 브리지 컨버터의 용접기 주회로 응용 (Application of Welding Machine Circuit of Full Bridge Converter using Circuit Averaging Method)

  • 구헌희;서기영;권순걸;이현우;김상돈
    • 전력전자학회논문지
    • /
    • 제5권4호
    • /
    • pp.327-334
    • /
    • 2000
  • 본 연구에서는 회로평균화 기법을 이용한 풀 브리지 컨버터의 회로모델을 제안하였다. 제안한 모델은 회로의 물리적 성격을 충분히 알 수 있으므로 대용램의 DC-DC 컨버터에 많이 사용되는 풀 브리지컨버터의 해석과 설계에 쉽게 적용할 수 있다. 제안한 모델을 적용하여 풀 브리지 컨버터의 안정도해석올 시뮬레이션을 통하여 수행하고, 부하의 변동이 단락에서 개방까지 극심한 아크 용접기의 주회로 설계에 적용히여 설치의 용접을 통하여 안정한 동작이 가능함을 확인하였다.

  • PDF

유압 전력 차단기의 동특성에 관한 연구 (A Study on the Dynamic Behavior Characteristics of the Hydraulic Electric Power Circuit Breaker)

  • 하은경;김수태;정상원;김상곤
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 2006년도 춘계학술대회 논문집
    • /
    • pp.365-366
    • /
    • 2006
  • Hydraulic circuit breaker is the most popular type of electric power circuit breaker because of its superiority of operating performance and capacity. For the improvement of hydraulic circuit breaker's operating performance, it is very important to analyze its dynamic behavior characteristics. In this study, hydraulic circuit is modeled, analyzed and experimented. As a result, the experimental data agree well with the numerical ones, and the numerical results can be applied to the design and the improvement of hydraulic electric power circuit breaker.

  • PDF