• Title/Summary/Keyword: Oxide Dielectric

Search Result 741, Processing Time 0.029 seconds

A Global Planarization of Interlayer Dielectric Using Chemical Mechanical Polishing for ULSI Chip Fabrication (화학기계적폴리싱(CMP)에 의한 층간절연막의 광역평탄화에 관한 연구)

  • Jeong, Hea-do
    • Journal of the Korean Society for Precision Engineering
    • /
    • v.13 no.11
    • /
    • pp.46-56
    • /
    • 1996
  • Planarization technique is rapidly recognized as a critical step in chip fabrication due to the increase in wiring density and the trend towards a three dimensional structure. Global planarity requires the preferential removal of the projecting features. Also, the several materials i.e. Si semiconductor, oxide dielectric and sluminum interconnect on the chip, should be removed simultaneously in order to produce a planar surface. This research has investihgated the development of the chemical mechanical polishing(CMP) machine with uniform pressure and velocity mechanism, and the pad insensitive to pattern topography named hard grooved(HG) pad for global planarization. Finally, a successful result of uniformity less than 5% standard deviation in residual oxide film and planarity less than 15nm in residual step height of 4 inch device wafer, is achieved.

  • PDF

Evaluation of Acceptor Binding Energy of Nitrogen-Doped Zinc Oxide Thin Films Grown by Dielectric Barrier Discharge in Pulsed Laser Deposition

  • Lee, Deuk-Hee;Chun, Yoon-Soo;Lee, Sang-Yeol;Kim, Sang-Sig
    • Transactions on Electrical and Electronic Materials
    • /
    • v.12 no.5
    • /
    • pp.200-203
    • /
    • 2011
  • In this research, nitrogen (N)-doped zinc oxide (ZnO) thin films have been grown on a sapphire substrate by dielectric barrier discharge (DBD) in pulsed laser deposition (PLD). DBD has been used as an effective way for massive in-situ generation of N-plasma under conventional PLD process conditions. Low-temperature photoluminescence spectra of N-doped ZnO thin films provided near-band-edge emission after a thermal annealing process. The emission peak was resolved by Gaussian fitting and showed a dominant acceptor-bound excitation peak ($A^{\circ}X$) that indicated acceptor doping of ZnO with N. The acceptor binding energy of the N acceptor was estimated to be approximately 145 MeV based on the results of temperature-dependent photoluminescence (PL) measurements.

Low-Voltage Driving of Indium Zinc Oxide Transistors with Atomic Layer Deposited High-k Al2O3 as Gate Dielectric (원자층 증착을 이용한 고 유전율 Al2O3 절연 박막 기반 Indium Zinc 산화물 트랜지스터의 저전압 구동)

  • Eom, Ju-Song;Kim, Sung-Jin
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.30 no.7
    • /
    • pp.432-436
    • /
    • 2017
  • IZO transistors with $Al_2O_3$ as gate dielectrics have been investigated. To improve permittivity in an ambient dielectric layer, we grew $Al_2O_3$ by atomic layer deposition directly onto the substrates. Then, we prepared IZO semiconductor solutions with 0.1 M indium nitrate hydrate [$In(NO_3)_3{\cdot}xH_2O$] and 0.1 M zinc acetate dehydrate [$Zn(CH_3COO)_2{\cdot}2H_2O$] as precursor solutions; the IZO solution made with a molar ratio of 7:3 was then prepared. It has been found that these oxide transistors exhibit low operating voltage, good turn-on voltage, and an average field-effect mobility of $0.90cm^2/Vs$ in ambient conditions. Studies of low-voltage driving of IZO transistors with atomic layer-deposited high-k $Al_2O_3$ as gate dielectric provide data of relevance for the potential use of these materials and this technology in transparent display devices and displays.

Optimization of remote plasma enhanced chemical vapor deposition oxide deposition process using orthogonal array table and properties (직교배열표를 쓴 remote-PECVD 산화막형성의 공정최적화 및 특성)

  • 김광호;김제덕;유병곤;구진근;김진근
    • Electrical & Electronic Materials
    • /
    • v.8 no.2
    • /
    • pp.171-175
    • /
    • 1995
  • Optimum condition of remote plasma enhanced chemical vapor deposition using orthogonal array method was chosen. Characteristics of oxide films deposited by RPECVD with SiH$_{4}$ and N$_{2}$O gases were investigated. Etching rate of the optimized SiO$_{2}$ films in P-etchant was about 6[A/s] that was almost the same as that the high temperature thermal oxide. The films showed high dielectric breakdown field of more than 7[MV/cm] and a resistivity of 8*10$^{13}$ [.ohmcm] around at 7[MV/cm]. The interface trap density of SiO$_{2}$/Si interface around the midgap derived from the high frequency C-V curve was about 5*10$^{10}$ [/cm$^{2}$eV]. It was observed that the dielectric constant of the optimized SiO$_{2}$ film was 4.29.

  • PDF

The oxidation of silicon nitride layer (실리콘 질화막의 산화)

  • 정양희;이영선;박영걸
    • Electrical & Electronic Materials
    • /
    • v.7 no.3
    • /
    • pp.231-235
    • /
    • 1994
  • The multi-dielectric layer $SiO_2$/$Si_3{N_4}$/$SiO_2$ (ONO) is used to improve charge retention and to scale down the memory device. The nitride layer of MNOS device is oxidize to form ONO system. During the oxidation of the nitride layer, the change of thickness of nitride layer and generation of interface state between nitride layer and top oxide layer occur. In this paper, effects of oxidation of the nitride layer is studied. The decreases of the nitride layer due to oxidation and trapping characteristics of interface state of multi layer dielectric film are investigated through the C-V measurement and F-N tunneling injection experiment using SONOS capacitor structure. Based on the experimental results, carrier trapping model for maximum flatband voltage shift of multi layer dielectric film is proposed and compared with experimental data. As a results of curve fitting, interface trap density between the top oxide and layer is determined as being $5{\times}10^11$~$2{\times}10^12$[$eV^1$$cm^2$].

  • PDF

Dielectric properties with variation of doped mount $ZrO_2$ of BSCT ceramics ($ZrO_2$첨가량에 따른 BSCT 세라믹의 유전특성)

  • 조현무;이성갑;이영희;배선기
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.07a
    • /
    • pp.153-156
    • /
    • 2001
  • (Ba$_{0.6-x}$Sr$_{0.4}$Ca$_{x}$)TiO$_3$ (x=0.10, 0.15, 0.20) ceramics were fabricated by the mixed-oxide method and their dielectric properties were investigated with variation of composition ratio, doped ZrO$_2$ (0.5, 1.0, 1.5, 2.0, 3.0 wt%) and sintered at 145$0^{\circ}C$. The dielectric constant and loss of the x=0.10 specimen applied field were 19.86 and 0.302 % at 0 V/cm, and 25.937 and 0.339 % at 300 V/cm, respectively. Dielectric constant were increased with increased applied field and decreased with increased frequency, and dielectric loss were within 0.1% at applied 800 MHz, respectively. all specimens showed fairly good applied field. Although, dielectric constant and loss of all specimen showed to tend of nearly the same. same.

  • PDF

중성빔 식각을 이용한 Metal Gate/High-k Dielectric CMOSFETs의 저 손상 식각공정 개발에 관한 연구

  • Min, Gyeong-Seok;O, Jong-Sik;Kim, Chan-Gyu;Yeom, Geun-Yeong
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.287-287
    • /
    • 2011
  • ITRS(international technology roadmap for semiconductors)에 따르면 MOS (metal-oxide-semiconductor)의 CD(critical dimension)가 45 nm node이하로 줄어들면서 poly-Si/SiO2를 대체할 수 있는 poly-Si/metal gate/high-k dielectric이 대두되고 있다. 일반적으로 metal gate를 식각시 정확한 CD를 형성시키기 위해서 plasma를 이용한 RIE(reactive ion etching)를 사용하고 있지만 PIDs(plasma induced damages)의 하나인 PICD(plasma induced charging damage)의 발생이 문제가 되고 있다. PICD의 원인으로 plasma의 non-uniform으로 locally imbalanced한 ion과 electron이 PICC(plasma induced charging current)를 gate oxide에 발생시켜 gate oxide의 interface에 trap을 형성시키므로 그 결과 소자 특성 저하가 보고되고 있다. 그러므로 본 연구에서는 이에 차세대 MOS의 metal gate의 식각공정에 HDP(high density plasma)의 ICP(inductively coupled plasma) source를 이용한 중성빔 시스템을 사용하여 PICD를 줄일 수 있는 새로운 식각 공정에 대한 연구를 하였다. 식각공정조건으로 gas는 HBr 12 sccm (80%)와 Cl2 3 sccm (20%)와 power는 300 w를 사용하였고 200 eV의 에너지로 식각공정시 TEM(transmission electron microscopy)으로 TiN의 anisotropic한 형상을 볼 수 있었고 100 eV 이하의 에너지로 식각공정시 하부층인 HfO2와 높은 etch selectivity로 etch stop을 시킬 수 있었다. 실제 공정을 MOS의 metal gate에 적용시켜 metal gate/high-k dielectric CMOSFETs의 NCSU(North Carolina State University) CVC model로 effective electric field electron mobility를 구한 결과 electorn mobility의 증가를 볼 수 있었고 또한 mos parameter인 transconductance (Gm)의 증가를 볼 수 있었다. 그 원인으로 CP(Charge pumping) 1MHz로 gate oxide의 inteface의 분석 결과 이러한 결과가 gate oxide의 interface trap양의 감소로 개선으로 기인함을 확인할 수 있었다.

  • PDF

Indium Gallium Zinc Oxide(IGZO) Thin-film transistor operation based on polarization effect of liquid crystals from a remote gate

  • Kim, Myeong-Eon;Lee, Sang-Uk;Heo, Yeong-U;Kim, Jeong-Ju;Lee, Jun-Hyeong
    • Proceedings of the Korean Institute of Surface Engineering Conference
    • /
    • 2018.06a
    • /
    • pp.142.1-142.1
    • /
    • 2018
  • This research presents a new field effect transistor (FET) by using liquid crystal gate dielectric with remote gate. The fabrication of thin-film transistors (TFTs) was used Indium tin oxide (ITO) for the source, drain, and gate electrodes, and indium gallium zinc oxide (IGZO) for the active semiconductor layer. 5CB liquid crystal was used for the gate dielectric material, and the remote gate and active layer were covered with the liquid crystal. The output and transfer characteristics of the LC-gated TFTs were investigated.

  • PDF