• 제목/요약/키워드: Neutral point clamped inverter

검색결과 96건 처리시간 0.032초

Common-Mode Voltage Elimination for Medium-Voltage Three-Level NPC Inverters Based on an Auxiliary Circuit

  • Le, Quoc Anh;Lee, Sangmin;Lee, Dong-Choon
    • Journal of Power Electronics
    • /
    • 제16권6호
    • /
    • pp.2076-2084
    • /
    • 2016
  • In this paper, a novel scheme to eliminate common-mode voltage (CMV) is proposed for three-level neutral-point clamped (NPC) inverters. In the proposed scheme, a low-power full-bridge converter is utilized to produce compensatory voltage for CMV, which is injected into an NPC inverter through a single-phase four-winding transformer. With the proposed circuit, the power range for applications is not limited, and the maximum modulation index of the inverter is not reduced. These features are suitable for high-power medium-voltage machine drives. The effectiveness of the proposed method is verified by simulation and experimental results.

Neutral-Point-Clamped 인버터의 저 변조지수에서 DC 링크 전압 균형을 위한 간단한 컨트롤 기법 (A Simple Control Strategy for Balancing the DC-link Voltage of Neutral-Point-Clamped Inverters at low modulation index)

  • 마창수;김태진;강대욱;현동석
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2003년도 춘계전력전자학술대회 논문집(2)
    • /
    • pp.560-564
    • /
    • 2003
  • This paper proposes a simple control strategy based on the discontinuous PWM(DPWM) to balance the DC-link voltage of three-level Neutral-Point-Clamped(WPC) inverters at low modulation index. New DPWM methods in multi-level inverter are also introduced. The proposed DPWM method changes the path and duration to flow the neutral point current out of or into neutral point of the DC-link and it makes the overall fluctuation of the DC-link voltage zero during a sampling time of reference voltage vector. Therefore, the voltage of the DC-link can be balanced fairly well and also the voltage ripple of the DC-link is reduced significantly. Moreover, comparing with conventional methods, the proposed strategy is very simple. The validity of the proposed DPWM method is verified by experiment

  • PDF

Cascaded H-Bridge Five Level Inverter for Grid Connected PV System using PID Controller

  • Sivagamasundari, M.S.;Mary, P. Melba
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제16권4호
    • /
    • pp.451-462
    • /
    • 2016
  • Photovoltaic energy conversion becomes main focus of many researches due to its promising potential as source for future electricity and has many advantages than the other alternative energy sources like wind, solar, ocean, biomass, geothermal etc. In Photovoltaic power generation multilevel inverters play a vital role in power conversion. The three different topologies, diode-clamped (neutral-point clamped) inverter, capacitor-clamped (flying capacitor) inverter and cascaded h-bridge multilevel inverter are widely used in these multilevel inverters. Among the three topologies, cascaded h-bridge multilevel inverter is more suitable for photovoltaic applications since each pv array can act as a separate dc source for each h-bridge module. This paper presents a single phase Cascaded H-bridge five level inverter for grid-connected photovoltaic application using sinusoidal pulse width modulation technique. This inverter output voltage waveform reduces the harmonics in the generated current and the filtering effort at the input. The control strategy allows the independent control of each dc-link voltages and tracks the maximum power point of PV strings. This topology can inject to the grid sinusoidal input currents with unity power factor and achieves low harmonic distortion. A PID control algorithm is implemented in Arm Processor LPC2148. The validity of the proposed inverter is verified through simulation and is implemented in a single phase 100W prototype. The results of hardware are compared with simulation results. The proposed system offers improved performance over conventional three level inverter in terms of THD.

N.P.C 구조에 의한 히스테리시스 전류제어기의 전압파형 개선 (A Hysteresis Current Controller with Improved Voltage Waveform using N.P.C Structure)

  • 김윤호;이병송
    • 전력전자학회논문지
    • /
    • 제2권3호
    • /
    • pp.51-57
    • /
    • 1997
  • 본 논문은 기존의 히스테리시스 전류 제어기에 N.P.C(Neutral-Point-Clamped) 인버터의 구조를 교류 전동기 시스템의 적용하므로서 전동기 시스템의 토오크 특성의 개선 및 손실의 원인이 되는 고조파 성분을 감소시키기 위한 기법을 제안하였다. 제안된 스위칭 기법은 기존의 히스테리시스 전류제어기를 적용하는 인버터와 비교하여 50%의 스위칭 주파수의 저감 효과를 기할 수 있다. 본 논문에서는 제안된 스위칭 기법의 특성을 기존의 스위칭 기법과 비교하여 시뮬레이션을 시행함으로서 제안된 스위칭 기법의 우수성을 입증하였다.

  • PDF

3-레벨 ANPC 인버터의 고장 허용 운전 시 중성점 전압 균형 제어 기법 (Neutral-Point Voltage Balancing Control Scheme for Fault-Tolerant Operation of 3-Level ANPC Inverter)

  • 이재운;김지원;박병건;노의철
    • 전력전자학회논문지
    • /
    • 제24권2호
    • /
    • pp.120-126
    • /
    • 2019
  • This study proposes a neutral voltage balance control scheme for stable fault-tolerant operation of an active neutral point clamped (ANPC) inverter using carrier-based pulse width modulation. The proposed scheme maintains the neutral voltage balance by reconfiguring the switching combination and modulating the reference output voltage in order to solve the degradation of the output characteristic in the fault tolerant operation due to the fault of the power semiconductor switch constituting the ANPC inverter. The feasibility of the proposed control scheme is confirmed by HIL experiment using RT-BOX.

Partial O-state Clamping PWM Method for Three-Level NPC Inverter with a SiC Clamp Diode

  • Ku, Nam-Joon;Kim, Rae-Young;Hyun, Dong-Seok
    • Journal of Electrical Engineering and Technology
    • /
    • 제10권3호
    • /
    • pp.1066-1074
    • /
    • 2015
  • This paper presents the reverse recovery characteristic according to the change of switching states when Si diode and SiC diode are used as clamp diode and proposes a method to minimize the switching loss containing the reverse recovery loss in the neutral-point-clamped inverter at low modulation index. The previous papers introduce many multiple circuits replacing Si diode with SiC diode to reduce the switching loss. In the neutral-point-clamped inverter, the switching loss can be also reduced by replacing device in the clamp diode. However, the switching loss in IGBT is large and the reduced switching loss cannot be still neglected. It is expected that the reverse recovery effect can be infrequent and the switching loss can be considerably reduced by the proposed method. Therefore, it is also possible to operate the inverter at the higher frequency with the better system efficiency and reduce the volume, weight and cost of filters and heatsink. The effectiveness of the proposed method is verified by numerical analysis and experiment results.

25MW급 대용량 멀티레벨 인버터의 시뮬레이션 기반 손실해석과 출력특성 비교 분석 (Simulation based Comparative Loss Analysis and Output Characteristic for 25MW Class of High Power Multi-level Inverters)

  • 김이김;박찬배;백제훈;곽상신
    • 전력전자학회논문지
    • /
    • 제20권4호
    • /
    • pp.337-343
    • /
    • 2015
  • The multi-level inverters are highly efficient for high-power and medium-voltage AC driving applications, such as high-speed railway systems and renewable energy resources, because such inverters generate lower total harmonic distortion (THD) and electromagnetic interface (EMI). Lower switching stress occurs on switching devices compared with conventional two-level inverters. Depending on the multi-level inverter topology, the required components and number of switching devices are different, influencing the overall efficiency. Comparative studies of multi-level inverters based on loss analysis and output characteristic are necessary to apply multi-level inverters in high-power AC conversion systems. This paper proposes a theoretical loss analysis method based on piecewise linearization of characteristic curves of power semiconductor devices as well as loss analysis and output performance comparison of five-level neutral-point clamped, flying capacitor inverters, and high-level cascaded H-bridge multi-level inverters.

Three-level Inverter Direct Torque Control of Induction Motor Based on Virtual Vectors

  • Tan Zhuohui;Li Yongdong;Hu Hu;Li Min;Chen Jie
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2001년도 Proceedings ICPE 01 2001 International Conference on Power Electronics
    • /
    • pp.369-373
    • /
    • 2001
  • Multilevel inverter has attracted great interest in high-voltage high-power field because of its less distorted output. In this paper, a direct torque control (DTC) technique based on a three-level neutral-point-clamped (NPC) inverter is presented. In order to solve the intrinsic neutral-point voltage-balancing problem and to obtain a high performance DTC, a special vector selection method is introduced and the concept of virtual vector is developed. By using the proposed PWM strategy, a MRAS speed sensor-less DTC drive can be achieved without sensing the neutral-point voltage, The strategy can be verified by simulation and experimental results.

  • PDF

NPC 3-레벨 PWM 인버터에서 고장 발생에 따른 고장 진단과 중성점 전압 제어 (Fault Diagnosis and Neutral-Point Voltage Control according to Faults for a Three-level Neutral-Point-Clamped PWM Inverter)

  • 손호인;김태진;강대욱;현동석
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2003년도 추계학술대회 논문집
    • /
    • pp.11-16
    • /
    • 2003
  • The 3-level converter/inverter system is very efficient in the ac motor drives of high voltage and high power application. This paper proposed a simple method to diagnose faults using change of current vector pattern in space vector diagram when the faults occurrence in the 3-level inverter and a control method that can protect system from unbalance of the neutral point voltage according to faults. The validity of the proposed method is demonstrated by the simulation results.

  • PDF

A New DPWM Method to Suppress the Low Frequency Oscillation of the Neutral-Point Voltage for NPC Three-Level Inverters

  • Lyu, Jianguo;Hu, Wenbin;Wu, Fuyun;Yao, Kai;Wu, Junji
    • Journal of Power Electronics
    • /
    • 제15권5호
    • /
    • pp.1207-1216
    • /
    • 2015
  • In order to suppress the low frequency oscillation of the neutral-point voltage for three-level inverters, this paper proposes a new discontinuous pulse width modulation (DPWM) control method. The conventional sinusoidal pulse width modulation (SPWM) control has no effect on balancing the neutral-point voltage. Based on the basic control principle of DPWM, the relationship between the reference space voltage vector and the neutral-point current is analyzed. The proposed method suppresses the low frequency oscillation of the neutral-point voltage by keeping the switches of a certain phase no switching in one carrier cycle. So the operating time of the positive and negative small vectors is equal. Comparing with the conventional SPWM control method, the proposed DPWM control method suppresses the low frequency oscillation of the neutral-point voltage, decreases the output waveform harmonics, and increases both the output waveform quality and the system efficiency. An experiment has been realized by a neutral-point clamped (NPC) three-level inverter prototype based on STM32F407-CPLD. The experimental results verify the correctness of the theoretical analysis and the effectiveness of the proposed DPWM method.