• 제목/요약/키워드: Low output current ripple

검색결과 121건 처리시간 0.024초

단위 역률을 갖는 3상 BUCK 다이오드 정류기에서의 DC 리플-전압 저감 (DC Ripple-Voltage Suppression in three Phase BUCK DIODE Rectifiers with Unity Power Factor)

  • 이동윤;송중호;최주엽;최익;김광배;현동석
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1999년도 하계학술대회 논문집 F
    • /
    • pp.2653-2655
    • /
    • 1999
  • A technique to suppress the low frequency ripple voltage of the DC output voltage in three-phase buck diode rectifiers is presented. A pulse frequency modulation method is employed to regulate the output voltage of the rectifier and guarantee zero-current switching of the switch over the wide operating range. The pulse frequency control method used in this paper shows generally good performance such as low THD of the input line current and unity power factor. In addition, the pulse frequency method can be effectively used to suppress the low frequency voltage ripple appeared in the dc output voltage. The proposed technique illustrates its validity and effectiveness through the respective simulations and experiments.

  • PDF

커플드 인덕터를 활용하여 출력 전류 리플을 저감하는 LLC 공진형 컨버터에 관한 연구 (A Study on LLC Resonant Converter Employing Coupled Inductor to Reduce Output Current Ripple)

  • 이용철;강민혁;강찬호;홍성수
    • 전력전자학회논문지
    • /
    • 제23권3호
    • /
    • pp.208-216
    • /
    • 2018
  • In this paper, an LLC resonant converter employing two coupled inductors on the secondary side of the converter is proposed. The conventional LLC converter exhibits serious power loss during secondary winding of the transformer because of generation of tremendous output current ripples. To overcome this problem, an LLC resonant converter with a current doubler as a rectifying circuit was recently proposed. However, the current-doubler rectifying circuit requires coupled inductors with a high coupling ratio to retain the designed resonance characteristics. Therefore, an additional hardware filter is required at the output stage to address large output current ripples. Additional design procedures are also necessary because the inductance component of the added filter affects the designed resonant network. To solve this issue, an LLC resonant converter employing two coupled inductors is proposed in this paper. Mathematical analysis shows that the proposed secondary-side current-doubler circuit does not affect the designed resonance characteristics. The operating principles and theoretical analyses are proven through a simulation and experiments with a 54 V/28 A prototype.

낮은 120Hz 출력 전류 리플을 갖는 역률개선 LED 구동 회로 (Power Factor Correction LED Driver with Small 120Hz Current Ripple)

  • 사공석진;박현서;강정일;한상규
    • 전력전자학회논문지
    • /
    • 제19권1호
    • /
    • pp.91-97
    • /
    • 2014
  • Recently, the LED(Light Emitting Diode) is expected to replace conventional lamps including incandescent, halogen and fluorescent lamps for some general illumination application, due to some obvious features such as high luminous efficiency, safety, long life, environment-friendly characteristics and so on. To drive the LED, a single stage PFC(Power Factor Correction) flyback converter has been adopted to satisfy the isolation, PFC and low cost. The conventional flyback LED driver has the serious disadvantage of high 120Hz output current ripple caused by the PFC operation. To overcome this drawback, a new PFC flyback with low 120Hz output current ripple is proposed in this paper. It is composed of 2 power stages, the DCM(Discontinuous Conduction Mode) flyback converter for PFC and BCM(Boundary Conduction Mode) boost converter for tightly regulated LED current. Since the link capacitor is located in the secondary side, its voltage stress is small. Moreover, since the driver is composed of 2 power stages, small output filter and link capacitor can be used. Especially, since the flyback is operated at DCM, the PFC can be automatically obtained and thus, an additional PFC IC is not necessary. Therefore, only one control IC for BCM boost converter is required. To confirm the validity of the proposed converter, theoretical analysis and experimental results from a prototype of 24W LED driver are presented.

Output Noise Reduction Technique Based on Frequency Hopping in a DC-DC Converter for BLE Applications

  • Park, Ju-Hyun;Kim, Sung Jin;Lee, Joo Young;Park, Sang Hyeon;Lee, Ju Ri;Kim, Sang Yun;Kim, Hong Jin;Lee, Kang-Yoon
    • IEIE Transactions on Smart Processing and Computing
    • /
    • 제4권5호
    • /
    • pp.371-378
    • /
    • 2015
  • In this paper, a different type of pulse width modulation (PWM) control scheme for a buck converter is introduced. The proposed buck converter uses PWM with frequency hopping and a low quiescent.current low dropout (LDO) voltage regulator with a power supply rejection ratio enhancer to reduce high spurs, harmonics and output voltage ripples. The low quiescent.current LDO voltage regulator is not described in this paper. A three-bit binary-to-thermometer decoder scheme and voltage ripple controller (VRC) is implemented to achieve low voltage ripple less than 3mV to increase the efficiency of the buck converter. An internal clock that is synchronized to the internal switching frequency is used to set the hopping rate. A center frequency of 2.5MHz was chosen because of the bluetooth low energy (BLE) application. This proposed DC-DC buck converter is available for low-current noise-sensitive loads such as BLE and radio frequency loads in portable communications devices. Thus, a high-efficiency and low-voltage ripple is required. This results in a less than 2% drop in the regulator's efficiency, and a less than 3mV voltage ripple, with -26 dBm peak spur reduction operating in the buck converter.

An Analysis of Optimal Link Voltage of VS-SVPWM for Current Harmonics Reduction

  • Lee Dong-Hee;Park Han-Woong;Ahn Jin-Woo;Kwon Young-Ahn
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2002년도 전력전자학술대회 논문집
    • /
    • pp.343-346
    • /
    • 2002
  • In recent, complex SVPWM (Space Vector PWM) algorithm can be easily implemented by high performance microprocessor and DSP. Various SVPWM techniques are widely studied due to the advantages of low harmonic distortion and high use ratio of D.C. link voltage. Most of various studies for improving of VS-PWM inverter performance are concentrated about switching pattern and zero pulse pattern split algorithms. However, dc link voltage that is determined at rated load and speed conditions is not proper in the low speed and under rated load. In this paper, analysis of current ripple with digitally implemented SVPWM inverter is introduced according to link voltage. The optimal link voltage in the designed inverter system and load condition is provided in order to suppress output voltage error and current ripple. As remaining the effective voltage vector interval per sampling period sufficiently, additional voltage error and current ripple are suppressed. The proposed algorithm is verified through digital simulation and experimental results.

  • PDF

$CO_2$ 인버터 아크용접기의 송급속도 제어에 의한 용접성능향상에 관한 연구 (A Study on Welding Performance Improvement in $CO_2$ Inverter Arc Welding Machine by Constant Wire Feeding Rate Control)

  • 김길남;고재석;채영민;원충연;김규식;목형수;최규하
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 1999년도 전력전자학술대회 논문집
    • /
    • pp.563-568
    • /
    • 1999
  • Generally the control method of wire feeding motor in welding machine has been used full-wave phase control method. The fire-angle control generates low frequency speed ripple, and it causes the output current ripple. So it results in the variation of welding condition and low welding performances such as spatter generation and bead state. For the purpose of welding performances improvement by speed controller in wire feeding motor, in this paper the constant speed control method for welding machine is proposed. The proposed system is composed of speed control loop and current control loop. As a result of experiment by using proposed constant wire feed experiment by using proposed constant wire feed speed controller, the output voltage and current waveform and metal transfer are maintained stably. And moreover the number of instantaneous short circuit occurrence is reduced remarkably.

  • PDF

단위 역률을 갖는 3상 BUCK 다이오드 정류기에서의 새로운 DC 리플-전압 저감 기법 (A New DC Ripple-Voltage Suppression Scheme in Three Phase Buck Diode Rectifiers with Unity Power Factor)

  • 이동윤;최익;송중호;최주엽;김광배;현동석
    • 전력전자학회논문지
    • /
    • 제5권2호
    • /
    • pp.154-162
    • /
    • 2000
  • 본 논문에서는 3상 강압형 다이오드 정류기에서 출력전압의 저주파 리플 전압을 감소시키기 위한 새로운 제어기법을 제안한다. 제안한 펄스 주파수 변조 기법은 강압형 다이오드 정류기의 출력전압과 넓은 부하 범위에 대한 주 스위치의 영전류 스위칭을 보장하기 위해 적용된다. 본 논문에서 적용된 펄스 주파수 변조 기법은 일반적으로 입력전류의 낮은 고조파의 단위 역률의 장점을 지니고 있다. 또한 출력전압에서 보여진 저주파 리플전압을 감소시키기 위해 효과적으로 사용되어진다. 제안된 제어기법을 자세하게 설명하며 그 타당성을 검증하기 위해 시뮬레인션 및 실험을 통하여 검증한다.

  • PDF

인터리빙 동작을 위한 하단 인덕터를 갖는 3-Level Boost Converter (3-Level Boost Converter Having Lower Inductor for Interleaving Operation)

  • 이강문;백승우;김학원;조관열;강정원
    • 전력전자학회논문지
    • /
    • 제26권2호
    • /
    • pp.96-105
    • /
    • 2021
  • Large-scale power converters consist of series or parallel module combinations. In these modular converter systems, the interleaving technique can be applied to improve capacitor reliability by reducing the ripple of the I/O current in which each module operates as a phase difference. However, when applying the interleaving technique for conventional three-level boost converters, the short-circuit period of the converter can be an obstacle. Such problem is caused by the absence of a low-level inductor of the conventional three-level boost converter. To solve this problem, a three-level boost converter with a low-level inductor is proposed and analyzed to enable interleaved operation. In the proposed circuit, the current ripple of the output capacitor depends on the neutral point connections between the modules. In this study, the ripple current is analyzed by the neutral point connections of the three-level boost converter that has a low-level inductor, and the effectiveness of the proposed circuit is proven by simulation and experiment.

A High-Efficiency High-Power Step-Up Converter with Low Ripple Content

  • Kang Jeong-il;Roh Chung-Wook;Moon Gun-Woo;Youn Myung-Joong
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2001년도 Proceedings ICPE 01 2001 International Conference on Power Electronics
    • /
    • pp.708-712
    • /
    • 2001
  • A new phase-shifted parallel-input/series-output (PI SO) dual inductor-fed push-pull converter for high-power step­up applications is proposed. This converter is operated at a constant duty cycle and employs an auxiliary circuit to control the output voltage with a phase-shift between the two modules. It features a voltage conversion characteristic which is linear to changes in the control input, and high step-up ratio with a greatly reduced switch turn-off stress resulting in a significant increase in the converter efficiency. It also shows a low ripple content and low root-mean-square (RMS) current in the output capacitor. The operational principle is analyzed and a comparative analysis with the conventional pulse-width-modulated (PWM) PISO dual inductor-fed push-pull converter is presented. A 50kHz, 800W, 350Vdc prototype with an input of 20-32Vdc has also been constructed to validate the proposed converter. The proposed converter compares favorably with the conventional counterpart and is considered well suited to high-power step-up applications.

  • PDF

A Ripple-free Input Current Interleaved Converter with Dual Coupled Inductors for High Step-up Applications

  • Hu, Xuefeng;Zhang, Meng;Li, Yongchao;Li, Linpeng;Wu, Guiyang
    • Journal of Power Electronics
    • /
    • 제17권3호
    • /
    • pp.590-600
    • /
    • 2017
  • This paper presents a ripple-free input current modified interleaved boost converter for high step-up applications. By integrating dual coupled inductors and voltage multiplier techniques, the proposed converter can reach a high step-up gain without an extremely high turn-ON period. In addition, a very small auxiliary inductor employed in series to the input dc source makes the input current ripple theoretically decreased to zero, which simplifies the design of the electromagnetic interference (EMI) filter. In addition, the voltage stresses on the semiconductor devices of the proposed converter are efficiently reduced, which makes high performance MOSFETs with low voltage rated and low resistance $r_{DS}$(ON) available to reduce the cost and conduction loss. The operating principles and steady-state analyses of the proposed converter are introduced in detail. Finally, a prototype circuit rated at 400W with a 42-50V input voltage and a 400V output voltage is built and tested to verify the effectiveness of theoretical analysis. Experimental results show that an efficiency of 95.3% can be achieved.