• Title/Summary/Keyword: Low Power Test

Search Result 1,415, Processing Time 0.037 seconds

Verification of Hi9h Impedance Fault Relay through Low Voltage Power System Implementation (저압모의계통 구성을 통한 고저항지락사고 검출용 계전기의 실계통 적응성 검증)

  • Hong, Sun-Chun;Jang, Byung-Tae;Yoo, Heung-Jun
    • Proceedings of the KIEE Conference
    • /
    • 1999.07c
    • /
    • pp.1437-1439
    • /
    • 1999
  • This paper describes test method though low voltage power system implementation for high impedance fault relay test before its operation in real power system. Through this test, relay tested its function and algorithm. In this paper, we will provides test method using low voltage power system and its results.

  • PDF

Efficient Test Data Compression and Low Power Scan Testing in SoCs

  • Jung, Jun-Mo;Chong, Jong-Wha
    • ETRI Journal
    • /
    • v.25 no.5
    • /
    • pp.321-327
    • /
    • 2003
  • Testing time and power consumption during the testing of SoCs are becoming increasingly important with an increasing volume of test data in intellectual property cores in SoCs. This paper presents a new algorithm to reduce the scan-in power and test data volume using a modified scan latch reordering algorithm. We apply a scan latch reordering technique to minimize the column hamming distance in scan vectors. During scan latch reordering, the don't-care inputs in the scan vectors are assigned for low power and high compression. Experimental results for ISCAS 89 benchmark circuits show that reduced test data and low power scan testing can be achieved in all cases.

  • PDF

A Low Power scan Design Architecture (저전력을 고려한 스캔 체인 구조 변경)

  • Min, Hyoung-Bok;Kim, In-Soo
    • The Transactions of the Korean Institute of Electrical Engineers D
    • /
    • v.54 no.7
    • /
    • pp.458-461
    • /
    • 2005
  • Power dissipated during test application is substantially higher than power dissipated during functional operation which can decrease the reliability and lead to yield loss. This paper presents a new technique for power minimization during test application in full scan sequential circuits. This paper shows freezing of combinational logic parts during scan shift operation in test mode. The freezing technique leads to power to minimization. Significant power reduction in the scan techniques is achieved on ISCAS 89 benchmarks.

A new efficient algorithm for test pattern compression considering low power test in SoC (SoC환경에서의 저전력 테스트를 고려한 테스트 패턴 압축에 대한 효율적인 알고리즘)

  • 신용승;강성호
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.9
    • /
    • pp.85-95
    • /
    • 2004
  • As the design complexity increases, it is a major problem that the size of test pattern is large and power consumption is high in scan, especially system-on-a-chip(SoC), with the automatic test equipment(ATE). Because static compaction of test patterns heads to higher power for testing, it is very hard to reduce the test pattern volume for low power testing. This paper proposes an efficient compression/decompression algorithm based on run-length coding for reducing the amount of test data for low power testing that must be stored on a tester and be transferred to SoC. The experimental results show that the new algorithm is very efficient by reducing the memory space for test patterns and the hardware overhead for the decoder.

Low power scan testing and efficient test data compression for System-On-a-Chip

  • Jung, Jun-Mo;Chong, Jong-Wha
    • Proceedings of the IEEK Conference
    • /
    • 2002.07a
    • /
    • pp.228-230
    • /
    • 2002
  • We present a new low power scan testing and test data compression method for System-On-a-Chip (SOC). The don't cares in unspecified scan vectors are mapped to binary values for low power and encoded by adaptive encoding method for higher compression. Also, the scan-in direction of scan vectors is determined for low power. Experimental results for full-scanned versions of ISCAS 89 benchmark circuits show that the proposed method has both low power and higher compression.

  • PDF

A Study on the Design of the rated insulation voltage of 690V for the low-voltage switchgear and controlgear (저압기기 정격절연전압 690V 개발시 고려사항에 대한 연구)

  • Kim, Myoung-Seok;Kim, Jong-Yeok;Park, Sang-Yong
    • Proceedings of the KIEE Conference
    • /
    • 2000.07b
    • /
    • pp.961-963
    • /
    • 2000
  • Most of the application standard of the low-voltage devices have applied one the IEC standard another the UL standard. European union applied the IEC60947-1 standard has not exceed 1000V a.c. or 1500V d.c.. Therefore. it is necessary to the low-voltage device has expended for rated operational voltage with our products. The export of European market shall be made for the CE-Marking in accordance with IEC60947-1 ( Low-voltage switchgear and controlgear). We shall be considered for the requirement with the IEC standard. In this time to study for power supply system at EU ( European union. At that time for design and development in order to the construction and test method among the study for the rated insulation voltage at less then 690V.

  • PDF

Proposing a low-frequency radiated magnetic field susceptibility (RS101) test exemption criterion for NPPs

  • Min, Moon-Gi;Lee, Jae-Ki;Lee, Kwang-Hyun;Lee, Dongil
    • Nuclear Engineering and Technology
    • /
    • v.51 no.4
    • /
    • pp.1032-1036
    • /
    • 2019
  • When the equipment which is related to safety or important to power production is installed in nuclear power plant units (NPPs), verification of equipment Electromagnetic Susceptibility (EMS) must be performed. The low-frequency radiated magnetic field susceptibility (RS101) test is one of the EMS tests specified in U.S NRC (Nuclear Regulatory Commission) Regulatory Guide (RG) 1.180 revision 1. The RS101 test verifies the ability of equipment installed in close proximity to sources of large radiated magnetic fields to withstand them. However, RG 1.180 revision 1 allows for an exemption of the low-frequency radiated magnetic susceptibility (RS101) test if the safety-related equipment will not be installed in areas with strong sources of magnetic fields. There is no specific exemption criterion in RG 1.180 revision 1. EPRI TR-102323 revision 4 specifically provides a guide that the low-frequency radiated magnetic field susceptibility (RS101) test can be conservatively exempted for equipment installed at least 1 m away from the sources of large magnetic fields (>300 A/m). But there is no exemption criterion for equipment installed within 1 m of the sources of smaller magnetic fields (<300 A/m). Since some types of equipment radiating magnetic flux are often installed near safety related equipment in an electrical equipment room (EER) and main control room (MCR), the RS101 test exemption criterion needs to be reasonably defined for the cases of installation within 1 m. There is also insufficient data regarding the strength of magnetic fields that can be used in NPPs. In order to ensure confidence in the RS101 test exemption criterion, we measured the strength of low-frequency radiated magnetic fields by distance. This study is expected to provide an insight into the RS101 test exemption criterion that meets the RG 1.180 revision 1. It also provides a margin analysis that can be used to mitigate the influence of low-frequency radiated magnetic field sources in NPPs.

Low Power Scan Test Methodology Using Hybrid Adaptive Compression Algorithm (하이브리드 적응적 부호화 알고리즘을 이용한 저전력 스캔 테스트 방식)

  • Kim Yun-Hong;Jung Jun-Mo
    • The Journal of the Korea Contents Association
    • /
    • v.5 no.4
    • /
    • pp.188-196
    • /
    • 2005
  • This paper presents a new test data compression and low power scan test method that can reduce test time and power consumption. A proposed method can reduce the scan-in power and test data volume using a modified scan cell reordering algorithm and hybrid adaptive encoding method. Hybrid test data compression method uses adaptively the Golomb codes and run-length codes according to length of runs in test data, which can reduce efficiently the test data volume compare to previous method. We apply a scan cell reordering technique to minimize the column hamming distance in scan vectors, which can reduce the scan-in power consumption and test data. Experimental results for ISCAS 89 benchmark circuits show that reduced test data and low power scan testing can be achieved in all cases. The proposed method showed an about a 17%-26% better compression ratio, 8%-22% better average power consumption and 13%-60% better peak power consumption than that of previous method.

  • PDF

An Efficient Technique to Improve Compression for Low-Power Scan Test Data (저전력 테스트 데이터 압축 개선을 위한 효과적인 기법)

  • Song, Jae-Hoon;Kim, Doo-Young;Kim, Ki-Tae;Park, Sung-Ju
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.43 no.10 s.352
    • /
    • pp.104-110
    • /
    • 2006
  • The huge test data volume, test time and power consumption are major problems in system-on-a-chip testing. To tackle those problems, we propose a new test data compression technique. Initially, don't-cares in a pre-computed test cube set are assigned to reduce the test power consumption, and then, the fully specified low-power test data is transformed to improve compression efficiency by neighboring bit-wise exclusive-or (NB-XOR) scheme. Finally, the transformed test set is compressed to reduce both the test equipment storage requirements and test application time.

Low Voltage Ride Through Test for Smart Inverter in Power Hardware in Loop System (전력 HILs를 활용한 스마트 인버터의 LVRT 시험)

  • Sim, Junbo
    • KEPCO Journal on Electric Power and Energy
    • /
    • v.7 no.1
    • /
    • pp.101-105
    • /
    • 2021
  • Encouragement of DER from Korean government with several policies boosts DER installation in power system. When the penetration of DER in the grid is getting high, loss of generation with break-away of DER by abnormal grid conditions should be considered, because loss of high generation causes abnormal low frequency and additional operations of protection system. Therefore, KEPCO where is Korean power utility is preparing improvement in regulations for DERs connected to the grid to support abnormal grid conditions such as low and high frequencies or voltages. This is called 'Ride Through' because the requirement is for DER to maintain grid connection during required periods when abnormal grid conditions occur. However, it is not easy to have a test for ride through capability in reality because emulation of abnormal grid conditions is not possible in real power system in operation. Also, it is not easy to have a study on grid effect when ride through capability fails with the same reason. PHILs (Power Hardware In the Loop System) makes it possible to analyze power system and hardware performance at once. Therefore, this paper introduces PHILs test methods and presents verification of ride through capability especially for low voltage grid conditions.