• Title/Summary/Keyword: Leakage current density

Search Result 483, Processing Time 0.031 seconds

Fabrication and characterization of $WSi_2$ nanocrystals memory device with $SiO_2$ / $HfO_2$ / $Al_2O_3$ tunnel layer

  • Lee, Hyo-Jun;Lee, Dong-Uk;Kim, Eun-Kyu;Son, Jung-Woo;Cho, Won-Ju
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.134-134
    • /
    • 2011
  • High-k dielectric materials such as $HfO_2$, $ZrO_2$ and $Al_2O_3$ increase gate capacitance and reduce gate leakage current in MOSFET structures. This behavior suggests that high-k materials will be promise candidates to substitute as a tunnel barrier. Furthermore, stack structure of low-k and high-k tunnel barrier named variable oxide thickness (VARIOT) is more efficient.[1] In this study, we fabricated the $WSi_2$ nanocrystals nonvolatile memory device with $SiO_2/HfO_2/Al_2O_3$ tunnel layer. The $WSi_2$ nano-floating gate capacitors were fabricated on p-type Si (100) wafers. After wafer cleaning, the phosphorus in-situ doped poly-Si layer with a thickness of 100 nm was deposited on isolated active region to confine source and drain. Then, on the gate region defined by using reactive ion etching, the barrier engineered multi-stack tunnel layers of $SiO_2/HfO_2/Al_2O_3$ (2 nm/1 nm/3 nm) were deposited the gate region on Si substrate by using atomic layer deposition. To fabricate $WSi_2$ nanocrystals, the ultrathin $WSi_2$ film with a thickness of 3-4 nm was deposited on the multi-stack tunnel layer by using direct current magnetron sputtering system [2]. Subsequently, the first post annealing process was carried out at $900^{\circ}C$ for 1 min by using rapid thermal annealing system in nitrogen gas ambient. The 15-nm-thick $SiO_2$ control layer was deposited by using ultra-high vacuum magnetron sputtering. For $SiO_2$ layer density, the second post annealing process was carried out at $900^{\circ}C$ for 30 seconds by using rapid thermal annealing system in nitrogen gas ambient. The aluminum gate electrodes of 200-nm thickness were formed by thermal evaporation. The electrical properties of devices were measured by using a HP 4156A precision semiconductor parameter analyzer with HP 41501A pulse generator, an Agillent 81104A 80MHz pulse/pattern generator and an Agillent E5250A low leakage switch mainframe. We will discuss the electrical properties for application next generation non-volatile memory device.

  • PDF

Preparation of CeO$_2$ Thin Films as an Insulation Layer and Electrical Properties of Pt/$SrBi_2$$Ta_2$$O_9$/$CeO_24/Si MFISFET (절연층인 CeO$_2$박막의 제조 및 Pt/$SrBi_2$$Ta_2$$O_9$/$CeO_24/Si MFISFET 구조의 전기적 특성)

  • Park, Sang-Sik
    • Korean Journal of Materials Research
    • /
    • v.10 no.12
    • /
    • pp.807-811
    • /
    • 2000
  • CeO$_2$ and SrBi$_2$Ta$_2$O$_{9}$ (SBT) thin films for MFISFET (Metal-ferroelectric-insulator-semiconductor-field effect transistor) were deposited by r.f. sputtering and pulsed laser ablation method, respectively. The effects of sputtering gas ratio(Ar:O$_2$) during deposition for CeO$_2$ films were investigated. The CeO$_2$ thin films deposited on Si(100) substrate at $600^{\circ}C$ exhibited (200) preferred orientation. The preferred orientation, Brain size and surface roughness of films decreased with increasing oxygen to argon gas ratio. The films deposited under the condition of Ar:O$_2$= 1 : 1 showed the best C- V characteristics. The leakage current of films showed the order of 10$^{-7}$ ~10$^{-8}$ A at 100kV/cm. The SBT thin films on CeO$_2$/Si substrate showed dense microstructure of polycrystalline phase. From the C-V characteristics of MFIS structure with SBT film annealed at 80$0^{\circ}C$, the memory window width was 0.9V at 5V The leakage current density of Pt/SBT/CeO$_2$/Si structure annealed at 80$0^{\circ}C$ was 4$\times$10$^{-7}$ /$\textrm{cm}^2$ at 5V.

  • PDF

Degradation from Polishing Damage in Ferroelectric Characteristics of BLT Capacitor Fabricated by Chemical Mechanical Polishing Process (화학적기계적연마 공정으로 제조한 BLT Capacitor의 Polishing Damage에 의한 강유전 특성 열화)

  • Na, Han-Yong;Park, Ju-Sun;Jung, Pan-Gum;Ko, Pil-Ju;Kim, Nam-Hoon;Lee, Woo-Sun
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.06a
    • /
    • pp.236-236
    • /
    • 2008
  • (Bi,La)$Ti_3O_{12}$(BLT) thin film is one of the most attractive materials for ferroelectric random access memory (FRAM) applications due to its some excellent properties such as high fatigue endurance, low processing temperature, and large remanent polarization [1-2]. The authors firstly investigated and reported the damascene process of chemical mechanical polishing (CMP) for BLT thin film capacitor on behalf of plasma etching process for fabrication of FRAM [3]. CMP process could prepare the BLT capacitors with the superior process efficiency to the plasma etching process without the well-known problems such as plasma damages and sloped sidewall, which was enough to apply to the fabrication of FRAM [2]. BLT-CMP characteristics showed the typical oxide-CMP characteristics which were related in both pressure and velocity according to Preston's equation and Hernandez's power law [2-4]. Good surface roughness was also obtained for the densification of multilevel memory structure by CMP process [3]. The well prepared BLT capacitors fabricated by CMP process should have the sufficient ferroelectric properties for FRAM; therefore, in this study the electrical properties of the BLT capacitor fabricated by CMP process were analyzed with the process parameters. Especially, the effects of CMP pressure, which had mainly affected the removal rate of BLT thin films [2], on the electrical properties were investigated. In order to check the influences of the pressure in eMP process on the ferroelectric properties of BLT thin films, the electrical test of the BLT capacitors was performed. The polarization-voltage (P-V) characteristics show a decreased the remanent polarization (Pr) value when CMP process was performed with the high pressure. The shape of the hysteresis loop is close to typical loop of BLT thin films in case of the specimen after CMP process with the pressures of 4.9 kPa; however, the shape of the hysteresis loop is not saturated due to high leakage current caused by structural and/or chemical damages in case of the specimen after CMP process with the pressures of 29.4 kPa. The leakage current density obtained with positive bias is one order lower than that with negative bias in case of 29.4 kPa, which was one or two order higher than in case of 4.9 kPa. The high pressure condition was not suitable for the damascene process of BLT thin films due to the defects in electrical properties although the better efficiency of process. by higher removal rate of BLT thin films was obtained with the high pressure of 29.4 kPa in the previous study [2].

  • PDF

Electrical Stability of Zn-Pr-Co-Cr-Dy Oxides-based Varistor Ceramics (Zn-Pr-Co-Cr-Dy 산화물계 바리스터 세라믹스의 전기적 안정성)

  • 남춘우;박종아;김명준;류정선
    • Journal of the Korean Ceramic Society
    • /
    • v.40 no.11
    • /
    • pp.1067-1072
    • /
    • 2003
  • The electrical stability of the varistor ceramics composed of Zn-Pr-Co-Cr-Dy oxides-based varistors was investigated at 0.0∼2.0 mol% Dy$_2$O$_3$ content under DC accelerated aging stress. The ceramic density was increased up to 0.5 mol% Dy$_2$O$_3$ whereas further addition of Dy$_2$O$_3$ decreased sintered ceramic density. The density sailently affected the stability due to the variation of conduction path. The nonlinearity of varistor ceramics was greatly improved above 45 in the nonlinear exponent and below nearly 1.0 ${\mu}$A by incorporating Dy$_2$O$_3$. Under 0.95 V$\_$1mA/150$^{\circ}C$/24 h stress state, the varistor ceramics doped with 0.5 mol% Dy$_2$O$_3$ exhibited the highest electrical stability, in which the variation rates of varistor voltage, nonlinear exponent, and leakage current were -0.9%, -14.4%, and +483.3%, respectively. The variation rates of relative permittivity and dissipation factor were +7.1% and +315.4%, respectively. The varistors with further addition of Dy$_2$O$_3$ exhibited very unstable state resulting in the thermal runaway due to low density.

Preparation of $SrTiO_3$ Thin Film by RF Magnetron Sputtering and Its Dielectric Properties (RF 마그네트론 스퍼터링법에 의한 $SrTiO_3$박막제조와 유전특성)

  • Kim, Byeong-Gu;Son, Bong-Gyun;Choe, Seung-Cheol
    • Korean Journal of Materials Research
    • /
    • v.5 no.6
    • /
    • pp.754-762
    • /
    • 1995
  • Strontium titanate(SrTiO$_3$) thin film was prepared on Si substrates by RF magnetron sputtering for a high capacitance density required for the next generation of LSTs. The optimum deposition conditions for SrTiO$_3$thin film were investigated by controlling the deposition parameters. The crystallinity of films and the interface reactions between SrTO$_3$film and Si substrate were characterized by XRD and AES respectively. High quality films were obtained by using the mixed gas of Ar and $O_2$for sputtering. The films were deposited at various bias voltages to obtain the optimum conditions for a high quality file. The best crystallinity was obtained at film thickness of 300nm with the sputtering gas of Ar+20% $O_2$and the bias voltage of 100V. The barrier layer of Pt(100nm)/Ti(50nm) was very effective in avoiding the formation of SiO$_2$layer at the interface between SrTiO$_3$film and Si substrate. The capacitor with Au/SrTiO$_3$/Pt/Ti/SiO$_2$/Si structure was prepared to measure the electric and the dielectric properties. The highest capacitance and the lowest leakage current density were obtained by annealing at $600^{\circ}C$ for 2hrs. The typical specific capacitance was 6.4fF/$\textrm{cm}^2$, the relative dielectric constant was 217, and the leakage current density was about 2.0$\times$10$^{-8}$ A/$\textrm{cm}^2$ at the SrTiO$_3$film with the thickness of 300nm.

  • PDF

Characterization of Sandwiched MIM Capacitors Under DC and AC Stresses: Al2O3-HfO2-Al2O3 Versus SiO2-HfO2-SiO2 (Al2O3-HfO2-Al2O3와 SiO2-HfO2-SiO2 샌드위치 구조 MIM 캐패시터의 DC, AC Stress에 따른 특성 분석)

  • Kwak, Ho-Young;Kwon, Hyuk-Min;Kwon, Sung-Kyu;Jang, Jae-Hyung;Lee, Hwan-Hee;Lee, Song-Jae;Go, Sung-Yong;Lee, Weon-Mook;Lee, Hi-Deok
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.12
    • /
    • pp.939-943
    • /
    • 2011
  • In this paper, reliability of the two sandwiched MIM capacitors of $Al_2O_3-HfO_2-Al_2O_3$ (AHA) and $SiO_2-HfO_2-SiO_2$ (SHS) with hafnium-based dielectrics was analyzed using two kinds of voltage stress; DC and AC voltage stresses. Two MIM capacitors have high capacitance density (8.1 fF/${\mu}m^2$ and 5.2 fF/${\mu}m^2$) over the entire frequency range and low leakage current density of ~1 nA/$cm^2$ at room temperature and 1 V. The charge trapping in the dielectric shows that the relative variation of capacitance (${\Delta}C/C_0$) increases and the variation of voltage linearity (${\alpha}$/${\alpha}_0$) gradually decreases with stress-time under two types of voltage stress. It is also shown that DC voltage stress induced greater variation of capacitance density and voltage linearity than AC voltage stress.

Fabrication Method of High-density and High-uniformity Solder Bump without Copper Cross-contamination in Si-LSI Laboratory (실리콘 실험실에 구리 오염을 방지 할 수 있는 고밀도/고균일의 Solder Bump 형성방법)

  • 김성진;주철원;박성수;백규하;이희태;송민규
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.7 no.4
    • /
    • pp.23-29
    • /
    • 2000
  • We demonstrate the fabrication method of high-density and high-quality solder bump solving a copper (Cu) cross-contamination in Si-LSI laboratory. The Cu cross-contamination is solved by separating solder-bump process by two steps. Former is via-formation process excluding Cu/Ti under ball metallurgy (UBM) layer sputtering in Si-LSI laboratory. Latter is electroplating process including Ti-adhesion and Cu-seed layers sputtering out of Si-LSI laboratory. Thick photoresist (PR) is achieved by a multiple coating method. After TiW/Al-electrode sputtering for electroplating and via formation in Si-LSI laboratory, Cu/Ti UBM layer is sputtered on sample. The Cu-seed layer on the PR is etched during Cu-electroplating with low-electroplating rate due to a difference in resistance of UBM layer between via bottom and PR. Therefore Cu-buffer layer can be electroplated selectively at the via bottom. After etching the Ti-adhesion layer on the PR, Sn/Pb solder layer with a composition of 60/40 is electroplated using a tin-lead electroplating bath with a metal stoichiometry of 60/40 (weight percent ratio). Scanning electron microscope image shows that the fabricated solder bump is high-uniformity and high-quality as well as symmetric mushroom shape. The solder bumps with even 40/60 $\mu\textrm{m}$ in diameter/pitch do not touch during electroplating and reflow procedures. The solder-bump process of high-uniformity and high-density with the Cu cross-contamination free in Si-LSI laboratory will be effective for electronic microwave application.

  • PDF

Preparation of Hafnium Oxide Thin Films grown by Atomic Layer Deposition (원자층 증착법으로 성장한 HfO2 박막의 제조)

  • Kim Hie-Chul;Kim Min-Wan;Kim Hyung-Su;Kim Hyug-Jong;Sohn Woo-Keun;Jeong Bong-Kyo;Kim Suk-Whan;Lee Sang-Woo;Choi Byung-Ho
    • Korean Journal of Materials Research
    • /
    • v.15 no.4
    • /
    • pp.275-280
    • /
    • 2005
  • The growth of hafnium oxide thin films by atomic layer deposition was investigated in the temperature range of $175-350^{\circ}C$ using $Hf[N(CH_3)_2]_4\;and\;O_2$ as precursors. A self-limiting growth of $0.6\AA/cycle$ was achieved at the substrate temperature of $240-280^{\circ}C$. The films were amorphous and very smooth (0.76-0.80 nm) as examined by X-ray diffractometer and atomic force microscopy, respectively. X-ray photoelectron spectroscopy analysis showed that the films grown at $300^{\circ}C$ was almost stoichiometric. Electrical measurements performed on $MoW/HfO_2$(20 nm)/Si MOS structures exhibited high dielectric constant$(\~17)$ and a remarkably low leakage current density of at an applied field of $1.5-6.2\times10^{-7}A/cm^2$ MV/cm, probably due to the stoichiometry of the films.

Contact Resistance and Leakage Current of GaN Devices with Annealed Ti/Al/Mo/Au Ohmic Contacts

  • Ha, Min-Woo;Choi, Kangmin;Jo, Yoo Jin;Jin, Hyun Soo;Park, Tae Joo
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.16 no.2
    • /
    • pp.179-184
    • /
    • 2016
  • In recent years, the on-resistance, power loss and cell density of Si power devices have not exhibited significant improvements, and performance is approaching the material limits. GaN is considered an attractive material for future high-power applications because of the wide band-gap, large breakdown field, high electron mobility, high switching speed and low on-resistance. Here we report on the Ohmic contact resistance and reverse-bias characteristics of AlGaN/GaN Schottky barrier diodes with and without annealing. Annealing in oxygen at $500^{\circ}C$ resulted in an increase in the breakdown voltage from 641 to 1,172 V for devices with an anode-cathode separation of $20{\mu}m$. However, these annealing conditions also resulted in an increase in the contact resistance of $0.183{\Omega}-mm$, which is attributed to oxidation of the metal contacts. Auger electron spectroscopy revealed diffusion of oxygen and Au into the AlGaN and GaN layers following annealing. The improved reverse-bias characteristics following annealing in oxygen are attributed to passivation of dangling bonds and plasma damage due to interactions between oxygen and GaN/AlGaN. Thermal annealing is therefore useful during the fabrication of high-voltage GaN devices, but the effects on the Ohmic contact resistance should be considered.

Effects of transition layer in SiO2/SiC by the plasma-assisted oxidation

  • Kim, Dae-Gyeong;Gang, Yu-Seon;Gang, Hang-Gyu;Baek, Min;O, Seung-Hun;Jo, Sang-Wan;Jo, Man-Ho
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.193.2-193.2
    • /
    • 2016
  • We evaluate the change in defects in the oxidized SiO2 grown on 4H-SiC (0001) by plasma assisted oxidation, by comparing with that of conventional thermal oxide. In order to investigate the changes in the electronic structure and electrical characteristics of the interfacial reaction between the thin SiO2 and SiC, x-ray photoelectron spectroscopy (XPS), X-ray absorption spectroscopy (XAS), DFT calculation and electrical measurements were carried out. We observed that the direct plasma oxide grown at the room temperature and rapid processing time (300 s) has enhanced electrical characteristics (frequency dispersion, hysteresis and interface trap density) than conventional thermal oxide and suppressed interfacial defect state. The decrease in defect state in conduction band edge and stress-induced leakage current (SILC) clearly indicate that plasma oxidation process improves SiO2 quality due to the reduced transition layer and energetically most stable interfacial state between SiO2/SiC controlled by the interstitial C.

  • PDF