• Title/Summary/Keyword: Integration circuit

Search Result 292, Processing Time 0.027 seconds

ASG(Amorphous Silicon TFT Gate driver circuit) Technology for Mobile TFT-LCD Panel

  • Jeon, Jin;Lee, Won-Kyu;Song, Jun-Ho;Kim, Hyung-Guel
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2004.08a
    • /
    • pp.395-398
    • /
    • 2004
  • We developed an a-Si TFT-LCD panel with integrated gate driver circuit using a standard 5-MASK process. To minimize the effect of the a-Si TFT current and LC's capacitance variation with temperature, we developed a new a-Si TFT circuit structure and minimized coupling capacitance by changing vertical architecture above gate driver circuit. Integration of gate driver circuit on glass substrate enables single chip and 3-side free panel structure in a-Si TFT-LCD of QVGA(240$^{\ast}$320) resolution. And using double ASG structure the dead space of TFT-LCD panel could be further decreased.

  • PDF

A Study on the Development of a Low Cost Inverter Integration Module with a Protection Circuit of Source Harmonics (전원 고조파 방지 회로를 내장한 low-cost 인버터 통합 모듈 개발에 관한 연구)

  • Kim, Tae-Kue;Choi, Hyun-Eui;Ahn, Ho-Kyun;Yoon, Tae-Sung
    • Proceedings of the KIEE Conference
    • /
    • 2008.07a
    • /
    • pp.930-931
    • /
    • 2008
  • This study is on the development of a low cost inverter module with Power Factor Correction(PFC) circuit which satisfies the international harmonic current standard such as IEC61000-3-2. In this study, the performances of the PFC circuit applying a new control method are simulated and verified by Matlab/Simulink. Also, the inverter module with the designed PFC circuit is implemented and the experimental results for the module are presented. Finally, through an analysis for the results of the simulation and the experiment, the merits obtainable by applying the PFC circuit when designing an inverter module are discussed and presented.

  • PDF

Integrate-and-Fire Neuron Circuit and Synaptic Device with Floating Body MOSFETs

  • Kwon, Min-Woo;Kim, Hyungjin;Park, Jungjin;Park, Byung-Gook
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.14 no.6
    • /
    • pp.755-759
    • /
    • 2014
  • We propose an integrate-and-fire neuron circuit and synaptic devices with the floating body MOSFETs. The synaptic devices consist of a floating body MOSFET to imitate biological synaptic characteristics. The synaptic learning is performed by hole accumulation. The synaptic device has short-term and long-term memory in a single silicon device. I&F neuron circuit emulate the biological neuron characteristics such as integration, threshold triggering, output generation, and refractory period, using floating body MOSFET. The neuron circuit sends feedback signal to the synaptic transistor for long-term memory.

ASG(Amorphous Silicon TFT Gate driver circuit)Technology for Mobile TFT-LCD Panel

  • Jeon, Jin;Lee, Won-Kyu;Song, Jun-Ho;Kim, Hyung-Guel
    • Journal of Information Display
    • /
    • v.5 no.2
    • /
    • pp.1-5
    • /
    • 2004
  • We developed an a-Si TFT-LCD panel with integrated gate driver circuit using a standard 5-MASK process. To minimize the effect of the a-Si TFT current and LC's capacitance variation with temperature, we developed a new a-Si TFT circuit structure and minimized coupling capacitance by changing vertical architecture above gate driver circuit. Integration of gate driver circuit on glass substrate enables single chip and 3-side free panel structure in a-Si TFT-LCD of QVGA ($240{\times}320$) resolution. And using double ASG structure the dead space of TFT-LCD panel could be further decreased.

Characteristics of Interruption Ability in DC Circuit Breaker using Superconducting Coil (초전도 코일을 이용한 DC 회로 차단기의 차단 능력 특성)

  • Jeong, In-Sung;Choi, Hye-Won;Youn, Jeong-Il;Choi, Hyo-Sang
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.68 no.1
    • /
    • pp.215-219
    • /
    • 2019
  • Development of DC interruption technology is being studied actively for enhanced DC grid reliability and stability. In this study, coil type superconductor DC circuit breaker was proposed as DC interruption. It is integration technology that combined current-limiting technique using superconductor and cut-off technique using mechanical DC circuit breaker. Superconductor was applied to the coil type. In simulation, Mayr arc model was applied to realize the arc characteristic in the mechanical DC circuit breaker. PSCAD/EMTDC had used to model and perform the simulation. To find out the protection range of coil type superconductor DCCB, the working operation have analyzed based on the rated voltage of DCCB. The results confirmed that, according to apply the limiting device, the protection range was increased in twice. Therefore, the probability of failure of interruption has lowered significantly.

An Analog Content Addressable Memory implemented with a Winner-Take-All Strategy (승자전취 메커니즘 방식의 아날로그 연상메모리)

  • Chai, Yong-Yoong
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.8 no.1
    • /
    • pp.105-111
    • /
    • 2013
  • We have developed an analog associative memory implemented with an analog array which has linear writing and erasing characteristics. The associative memory adopts a winner-take-all strategy. The operation for reading in the memory is executed with an absolute differencing circuit and a winner-take-all (WTA) circuit suitable for a nearest-match function of a content-addressable memory. We also present a system architecture that enables highly-paralleled fast writing and quick readout as well as high integration density. A multiple memory cell configuration is also presented for achieving higher integration density, quick readout, and fast writing. The system technology presented here is ideal for a real time recognition system. We simulate the function of the mechanism by menas of Hspice with $1.2{\mu}$ double poly CMOS parameters of MOSIS fabrication process.

Design Optimization of Hybrid-Integrated 20-Gb/s Optical Receivers

  • Jung, Hyun-Yong;Youn, Jin-Sung;Choi, Woo-Young
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.14 no.4
    • /
    • pp.443-450
    • /
    • 2014
  • This paper presents a 20-Gb/s optical receiver circuit fabricated with standard 65-nm CMOS technology. Our receiver circuits are designed with consideration for parasitic inductance and capacitance due to bonding wires connecting the photodetector and the circuit realized separately. Such parasitic inductance and capacitance usually disturb the high-speed performance but, with careful circuit design, we achieve optimized wide and flat response. The receiver circuit is composed of a transimpedance amplifier (TIA) with a DC-balancing buffer, a post amplifier (PA), and an output buffer. The TIA is designed in the shunt-feedback configuration with inductive peaking. The PA is composed of a 6-stage differential amplifier having interleaved active feedback. The receiver circuit is mounted on a FR4 PCB and wire-bonded to an equivalent circuit that emulates a photodetector. The measured transimpedance gain and 3-dB bandwidth of our optical receiver circuit is 84 $dB{\Omega}$ and 12 GHz, respectively. 20-Gb/s $2^{31}-1$ electrical pseudo-random bit sequence data are successfully received with the bit-error rate less than $10^{-12}$. The receiver circuit has chip area of $0.5mm{\times}0.44mm$ and it consumes excluding the output buffer 84 mW with 1.2-V supply voltage.

Implementation of Integration Control System Based on Smart for Moving Welfare Medical Device Disinfection (이동식 복지용구 소독을 위한 스마트 기반의 통합제어시스템 구현)

  • Hwang, Gi-Hyun
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.18 no.9
    • /
    • pp.2251-2258
    • /
    • 2014
  • In this paper, an integrated control system for removable welfare equipment disinfection is implemented. The integrated control system consisted of a hydrogen peroxide vapor supply control circuit, a sterilization chamber control circuit using low vacuum, and a washing control circuit using microbubble. A Smart-phone based remote control and monitoring system is implemented to monitor the operating status and communication status for the integrated control system. An experiment is set up to evaluate the performance of the integrated control system. The experiment result confirms that signal and operation status can transmit and receive within the control circuit. The integrated control system shows good performance in terms of sensor interface, communication state and control. In future research, the proposed control system should deploy to an actual system for trial test to prove its performance.

Pixel-level Current Mirroring Injection with 2-step Bias-current Suppression for 2-D Microbolometer FPAs (이차원 마이크로볼로미터 FPA를 위한 이 단계 바이어스 전류 억제 방식을 갖는 픽셀 단위의 전류 미러 신호취득 회로)

  • Hwang, Chi Ho;Woo, Doo Hyung
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.52 no.11
    • /
    • pp.36-43
    • /
    • 2015
  • A pixel-level readout circuit is studied for 2-dimensional microbolometer focal plane arrays (FPAs). A current mirroring injection (CMI) input circuit with 2-step current-mode bias suppression is proposed for a pixel-level architecture with high responsivity and long integration time. The proposed circuit has been designed using a $0.35-{\mu}m$ 2-poly 4-metal CMOS process for a $320{\times}240$ microbolometer array with a pixel size of $50{\mu}m{\times}50{\mu}m$. The proposed 2-step bias-current suppression has sufficiently low calibration error with wide calibration range, and the calibration range and error can be easily optimized by controlling some design parameters. Due to high responsivity and a long integration time of more than 1 ms, the noise equivalent temperature difference (NETD) of the proposed circuit can be improved to 26 mK, which is much better than that of the conventional circuits, 67 mK.

Design of Low Noise Readout Circuit for 2-D Capacitive Microbolometer FPAs (정전용량 방식의 이차원 마이크로볼로미터 FPA를 위한 저잡음 신호취득 회로 설계)

  • Kim, Jong Eun;Woo, Doo Hyung
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.51 no.10
    • /
    • pp.80-86
    • /
    • 2014
  • A low-noise readout circuit is studied for 2-D capacitive microbolometer focal plane arrays (FPAs). In spite of the merits of the integration method, a simple and effective pixelwise readout circuit without integration is used for input circuit because of a small pixel size and narrow noise bandwidth. To reduce the power consumption and the kT/C noise, which is the dominant noise of the capacitive microbolometer FPAs with small capacitance, a new correlated double sampling (CDS) is used for columnwise circuit. The proposed circuit has been designed using a $0.35-{\mu}m$ 2-poly 4-metal CMOS process for a microbolometer array with a pixel size of $50{\mu}m{\times}50{\mu}m$. The proposed circuit effectively reduces the kT/C noise and the other low-frequency noise of microbolometer, and the noise characteristics of the fabricated chip have been verified by measurements. The rms noise voltage of the proposed circuit is reduced from 30 % to 55 % compared to that of the simple readout input circuit, and the noise equivalent temperature difference (NETD) of the proposed circuit is very low value of 21.5 mK.