• Title/Summary/Keyword: Information Signal Process

Search Result 1,420, Processing Time 0.039 seconds

The Design of the Ternary Sequential Logic Circuit Using Ternary Logic Gates (3치 논리 게이트를 이용한 3치 순차 논리 회로 설계)

  • 윤병희;최영희;이철우;김흥수
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.40 no.10
    • /
    • pp.52-62
    • /
    • 2003
  • This paper discusses ternary logic gate, ternary D flip-flop, and ternary four-digit parallel input/output register. The ternary logic gates consist of n-channel pass transistors and neuron MOS(νMOS) threshold inverters on voltage mode. They are designed with a transmission function using threshold inverter that are in turn, designed using Down Literal Circuit(DLC) that has various threshold voltages. The νMOS pass transistor is very suitable gate to the multiple-valued logic(MVL) and has the input signal of the multi-level νMOS threshold inverter. The ternary D flip-flop uses the storage element of the ternary data. The ternary four-digit parallel input/output register consists of four ternary D flip-flops which can temporarily store four-digit ternary data. In this paper, these circuits use 3.3V low power supply voltage and 0.35m process parameter, and also represent HSPICE simulation result.

The Access Point Placement Optimization of Wireless LAN in Indoor Environment (실내 환경에서 무선 LAN Access Point의 위치 설정 최적화)

  • Lim, Guk-Chan;Kang, Hun;Choi, Sung-Hoon;Lee, Hyon-Soo
    • Journal of the Institute of Electronics Engineers of Korea TC
    • /
    • v.39 no.9
    • /
    • pp.1-11
    • /
    • 2002
  • The optimal AP placement for wireless LAN is important factor for improving service quality and reducing cost. Decision of AP placement is depend on radio signal strength, environment factor and logical area property, which is user's frequently posed place. This paper proposes optimal multiple AP placement method based on radio prediction tool. The proposed method can get flexibility in multiple AP placement using user defined parameter and the optimization design uses Hopfield network algorithm. And path-loss model is used for one of radion prediction model. The result of simulation shows that it is efficiently reduces the process to find optimal AP placement. And the proposed optimization design of multiple AP placement can improve service quality for wireless LAN.

A Study on Wired LogiC for Type Unit for PLC Output Driving (PLC 출력 구동을 위한 Wired Logic for Type Unit에 관한 연구)

  • 위성동;김태성
    • Journal of the Korean Institute of Telematics and Electronics T
    • /
    • v.36T no.1
    • /
    • pp.51-57
    • /
    • 1999
  • This thesis is written about the Wired Logic Type Unit in developing equipment that the load is driven, that the interface unit connect with 1 Scan time to PO30 of operated PLC output contact with that a sensing signal of Temperature Sensor RSD Pt $100\Omega$ let generate the relay output of temperature controller and input the PLC. The PLC Test Kit in country that the PLC to be programmed at the PLC education place is able to drive the load, is done to do a education of PLC on status that interface process between PLC and load are disregarded. As Developing Kit for supplement this point, when the relay output of temperature controller to use Pt 100 of temperature sensor as mentioned on the former among every kinds of sensor feed back to the input of the PLC, as the equipment to act with real time system that the output contact of PLC operated to insert the WLTIJ among PC, PLC and the load, it can understand and see very easy the main principle of PLC use. The structure of WLTU to be a interface unit of load separated as to the point of contact and noncontact, sensor, indicating lamp and A contact and B contact that is belong to driving part, and a motor is belong to loading part.

  • PDF

Design and fabrication of Q-band MIMIC oscillator using the MEMS technology (MEMS 기술을 이용한 Q-band MIMIC 발진기의 설계 및 제작)

  • Baek Tae-Jong;Lee Mun-Kyo;Lim Byeong-Ok;Kim Sung-Chan;Lee Bok-Hyung;An Dan;Shin Dong-Hoon;Park Hyung-Moo;Rhee Jin Koo
    • Proceedings of the IEEK Conference
    • /
    • 2004.06b
    • /
    • pp.335-338
    • /
    • 2004
  • We suggest Q-band MEMS MIMIC (Millimeter wave Monolithic Integrated Circuit) HEMT Oscillator using DAML (Dielectric-supported Airgapped Mcrostrip Line) structure. We elevated the signal lines from the substrate using dielectric post, in order to reduce the substrate dielectric loss and obtain low losses at millimeter-wave frequency. These DAML are composed with heist of $10\;{\mu}m$ and post size with $20\;{\mu}m\;{\times}\;20\;{\mu}m$. The MEMS oscillator was successfully integrated by the process of $0.1\;{\mu}m$ GaAs PHEMTs, CPW transmission line and DAML. The phase noise characteristic of the MEMS oscillator was improved more than 7.5 dBc/Hz at a 1 MHz offset frequency than that of the CPW oscillator And the high output power of 7.5 dBm was measured at 34.4 GHz.

  • PDF

A CMOS Analog Front End for a WPAN Zero-IF Receiver

  • Moon, Yeon-Kug;Seo, Hae-Moon;Park, Yong-Kuk;Won, Kwang-Ho;Lim, Seung-Ok;Kang, Jeong-Hoon;Park, Young-Choong;Yoon, Myung-Hyun;Yoo, June-Jae;Kim, Seong-Dong
    • Proceedings of the IEEK Conference
    • /
    • 2005.11a
    • /
    • pp.769-772
    • /
    • 2005
  • This paper describes a low-voltage and low-power channel selection analog front end with continuous-time low pass filters and highly linear programmable-gain amplifier(PGA). The filters were realized as balanced Gm-C biquadratic filters to achieve a low current consumption. High linearity and a constant wide bandwidth are achieved by using a new transconductance(Gm) cell. The PGA has a voltage gain varying from 0 to 65dB, while maintaining a constant bandwidth. A filter tuning circuit that requires an accurate time base but no external components is presented. With a 1-Vrms differential input and output, the filter achieves -85dB THD and a 78dB signal-to-noise ratio. Both the filter and PGA were implemented in a 0.18um 1P6M n-well CMOS process. They consume 3.2mW from a 1.8V power supply and occupy an area of $0.19mm^2$.

  • PDF

A Low-Voltage Low-Power Delta-Sigma Modulator for Cardiac Pacemaker Applications (심장박동 조절장치를 위한 저전압 저전력 델타 시그마 모듈레이터)

  • Chae, Young-Cheol;Lee, Jeong-Whan;Lee, In-Hee;Han, Gun-Hee
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.1
    • /
    • pp.52-58
    • /
    • 2009
  • A low voltage, low power delta-sigma modulator is proposed for cardiac pacemaker applications. A cascade of delta-sigma modulator stages that employ a feedforward topology has been used to implement a high-resolution oversampling ADC under the low supply. An inverter-based switched-capacitor circuit technique is used for low-voltage operation and ultra-low power consumption. An experimental prototype of the proposed circuit has been implemented in a $0.35-{\mu}m$ CMOS process, and it achieves 61-dB SNDR, 63-dB SNR, and 65-dB DR for a 120-Hz signal bandwidth at 7.6-kHz sampling frequency. The power consumption is only 280 nW at 1-V power supply.

A Codeword Generation Technique to Reduce Dynamic Power Consumption in Tightly Coupled Transmission Lines (밀결합 전송선 상에서 전력 저감을 위한 코드워드 생성 기법)

  • Lim, Jae-Ho;Kim, Deok-Min;Kim, Seok-Yoon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.48 no.11
    • /
    • pp.9-17
    • /
    • 2011
  • As semiconductor process rapidly developed, the density of chips becomes higher and the space between adjacent lines narrows smaller. This trend increases the capacitance and inductance in interconnects and the coupling-capacitance of adjacent lines grows even bigger than the self-capacitance of themselves, especially in global interconnects. Inductive and capacitive coupling observed in these phenomena may cause serious problems in signal integrity. This paper proposes a codeword generation technique using extra interconnect lines to reduce the crosstalk caused by inductive and capacitive coupling and to reduce dynamic power consumption considering probability of input data. To estimate the performance of the proposed technique, the experimental results have been obtained using FastCap, FastHenry and HSPICE, and it has been shown that the power consumption using the proposed technique has yielded approximately 15% less than the results of the previous technique.

A Design of Novel Class-A bipolar $CCII{\pm}$ and Its Application to output Current Controllable CCII+ (새로운 A급 바이폴라 $CCII{\pm}$와 이를 이용한 출력 전류 제어 가능한 CCII+ 설계)

  • Cha, Hyeong-Woo
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.48 no.11
    • /
    • pp.48-56
    • /
    • 2011
  • Novel class-A bipolar current conveyor($CCII{\pm}$) with differential current output and its application to output current controllable CCII+ for electronic tuning systems are designed. The $CCII{\pm}$ is consists of conventional CCII+ and complementary cross current sources. The CCII+ with controllable the output current consists of the $CCII{\pm}$ and a current gain amplifier with single-ended current output. The simulation result shows that the $CCII{\pm}$ has current input impedance of $1.9{\Omega}$ and a good linearity for voltage and current follower. The proposed CCII+ has 3-dB cutoff frequency of 10MHz for the range over bias control current $100{\mu}A$ to 10mA. The range of output current control is four decade. The power dissipation of the CCII+ is 4.5mW at supply voltage of ${\pm}2.5V$.

A Smart Sensor System with a Programmable Temperature Compensation Technique (프로그래머블한 온도 보상 기법의 스마트 센서 시스템)

  • Kim, Ju-Hwan;Kang, Yu-Ri;Lee, Woo-Kwan;Kim, Soo-Won
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.11
    • /
    • pp.63-70
    • /
    • 2008
  • In this paper, a smart sensor system for the MEMS pressure sensor was developed. A compensation algorithm and programmable calibration circuits were presented to eliminate errors caused by temperature drift of piezoresistive pressure sensors in itself. This system consisted of signal conditioning, calibration, temperature detection, microprocessor, and communication parts and these were integrated into a SOC. A RS-232 interface was employed for monitoring and control of a smart sensor system. The area of fabricated IC is $4.38{\times}3.78\;mm^2$ and a $0.35{\mu}m$ high voltage CMOS process was used. Compensation error for temperature drift of 50 KPa pressure sensors was measured into ${\pm}0.48%$ in the range of $-40^{\circ}C{\sim}150^{\circ}C$. Total power consumption was 30.5 mW.

Noise Reduction of medical X-ray Image using Wavelet Threshold in Cone-beam CT (Cone-beam CT에서 웨이브렛 역치값을 이용한 x-ray 영상에서의 노이즈 제거)

  • Park, Jong-Duk;Huh, Young;Jin, Seung-Oh;Jeon, Sung-Chae
    • Journal of the Institute of Electronics Engineers of Korea SC
    • /
    • v.44 no.6
    • /
    • pp.42-48
    • /
    • 2007
  • In x-ray imaging system, two kinds of noises are involved. First, the charge generated from the radiation interaction with the detector during exposure. Second, the signal is then added by readout electronics noise. But, x-ray images are not modeled by Gaussian noise but as the realization of a Poisson process. In this paper, we apply a new approach to remove Poisson noise from medical X-ray image in the wavelet domain, the applied methods shows more excellent results in cone-beam CT.