• Title/Summary/Keyword: Fully-differential mode

Search Result 31, Processing Time 0.026 seconds

LVDS I/O Cells with Rail-to-Rail Input Receiver

  • Lim, Byong-Chan;Lee, Sung-Ryong;Kwon, Oh-Kyong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2002.08a
    • /
    • pp.567-570
    • /
    • 2002
  • The LVDS (Low Voltage Differential Signaling) I/O cells, fully compatible with ANSI TIA/ EIA-644 LVDS standard, are designed using a 0.35${\mu}m$ standard CMOS technology. With a single 3V supply, the core cells operate at 1.34Gbps and power consumption of the output driver and the input receiver is 10. 5mW and 4.2mW, respectively. In the output driver, we employ the DCMFB (Dynamic Common-Mode FeedBack) circuit which can control the DC offset voltage of differential output signals. The SPICE simulation result of the proposed output driver shows that the variation of the DC offset voltage is 15.6% within a permissible range. In the input receiver, the proposed dual input stage with a positive feedback latch covers rail-to-rail input common-mode range and enables a high-speed, low-power operation. 5-channels of the proposed LVDS I/O pair can handle display data up to 8-bit gray scale and UXGA resolution.

  • PDF

Linear cascode current-mode integrator (선형 캐스코드 전류모드 적분기)

  • Kim, Byoung-Wook;Kim, Dae-Ik
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.8 no.10
    • /
    • pp.1477-1483
    • /
    • 2013
  • This paper proposes a low-voltage current-mode integrator for a continuous-time current-mode baseband channel selection filter. The low-voltage current-mode linear cascode integrator is introduced to offer advantages of high current gain and improved unity-gain frequency. The proposed current-mode integrator has fully differential input and output structure consisting of CMOS complementary circuit. Additional cascode transistors which are operated in linear region are inserted for bias to achieve the low-voltage feature. Frequency range is also controllable by selecting proper bias voltage. From simulation results, it can be noticed that the implemented integrator achieves design specification such as low-voltage operation, current gain, and unity gain frequency.

Dual-Level LVDS Circuit with Common Mode Bias Compensation Technique for LCD Driver ICs (공통모드 전압 보정기능을 갖는 LCD 드라이버용 듀얼모드 LVDS 전송회로)

  • Kim Doo-Hwan;Kim Ki-Sun;Cho Kyoung-Rok
    • The Journal of the Korea Contents Association
    • /
    • v.6 no.3
    • /
    • pp.38-45
    • /
    • 2006
  • A dual-level low voltage differential signalling (DLVDS) circuit is proposed aiming at reducing transmission lines for a LCD driver IC. We apply two data to the proposed DLVDS circuit as inputs. Then, the transmitter converts two inputs to two kinds of fully differential signals. In this circuit, two transmission lines are sufficient to transfer two inputs while keeping the LVDS feature. However, the circuit has a common mode bias fluctuation due to difference of the input bias and the reference bias. We compensate the common mode bias fluctuation using a feedback circuit of the current source bias. The receiver recovers the original input data through a level decoding circuit. We fabricated the proposed circuit using $0.25{\mu}m$ CMOS technology. The simulation results of proposed circuit shows 1-Gbps/2-line data rate and 35mW power consumption at 2.5V supply voltage, respectively.

  • PDF

Vibration Characteristics of Embedded Piles Carrying a Tip Mass (상단 집중질량을 갖는 근입 말뚝의 진동 특성)

  • Choi, Dong-Chan;Byun, Yo-Seph;Oh, Sang-Jin;Chun, Byung-Sik
    • Transactions of the Korean Society for Noise and Vibration Engineering
    • /
    • v.20 no.4
    • /
    • pp.405-413
    • /
    • 2010
  • The vibration characteristics of fully and partially embedded piles with flexibly supported end carrying an eccentric tip mass are investigated. The pile model is based on the Bernoulli-Euler theory and the soil is idealized as a Winkler model for mathematical simplicity. The governing differential equations for the free vibrations of such members are solved numerically using the corresponding boundary conditions. The lowest three natural frequencies and corresponding mode shapes are calculated over a wide range of non-dimensional system parameters: the rotational spring parameter, the relative stiffness, the embedded ratio, the mass ratio, the dimensionless mass moment of inertia, and the tip mass eccentricity.

Localized Eigenmodes in a Triangular Multicore Hollow Optical Fiber for Space-division Multiplexing in C+L Band

  • Hong, Seongjin;Oh, Kyunghwan
    • Current Optics and Photonics
    • /
    • v.2 no.3
    • /
    • pp.226-232
    • /
    • 2018
  • We propose a triangular-multicore hollow optical fiber (TMC-HOF) design for uncoupled mode-division and space-division multiplexing. The TMC-HOF has three triangular cores, and each core has three modes: $LP_{01}$ and two split $LP_{11}$ modes. The asymmetric structure of the triangular core can split the $LP_{11}$ modes. Using the proposed structures, nine independent modes can propagate in a fiber. We use a fully vectorial finite-element method to estimate effective index, chromatic dispersion, differential group delay (DGD), and confinement loss by controlling the parameters of the TMC-HOF structure. We confirm that the proposed TMC-HOF shows flattened chromatic dispersion, low DGD, low confinement loss, low core-to-core crosstalk, and low crosstalk between adjacent modes. The proposed TMC-HOF can provide a common platform for MDM and SDM applications.

A Design of Fully-Differential Bipolar Current Subtracter and its Application to Current-Controlled Current Amplifier (완전-차동형 바이폴라 전류 감산기와 이를 이용한 전류-제어 전류 증폭기의 설계)

  • Cha, Hyeong-U
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.38 no.11
    • /
    • pp.836-845
    • /
    • 2001
  • A Novel fully-differential bipolar current subtracter(FCS) and its application to current controlled current amplifier(CCCA) for high-accuracy current-mode signal processing were designed. To obtain full-differential current output, the FCS was symmetrically composed of two current follower with low current-input impedance. The CCCA to control output current by the bias current was consisted of the subtracter and a current gain amplifier(CGA) with single-ended current output.. The simulation result shows that the FCS has current-input impedance of 5 Ω and a good linearity. The CCCA has 3-dB cutoff frequency of 20 MHz for the range over bias current 100 $\mu$A to 20 mA. The power dissipation of the FCS and CCCA are 1.8 mW and 3 mW, respectively.

  • PDF

The Design of Low Voltage CMOS Gm-C Continuous-Time Filter (저전압 CMOS Gm-C 연속시간 필터 설계)

  • Yun, Chang-Hun;Jung, Sang-Hoon;Choi, Seok-Woo
    • Proceedings of the KIEE Conference
    • /
    • 2001.11c
    • /
    • pp.348-351
    • /
    • 2001
  • In this paper, the Gm-C filter for low voltage and low power applications using a fully-differential transconductor is presented. The designed transconductor using the series composite transistors and the low voltage composite transistors has wide input range at low supply voltage. A negative resistor load (NRL) technology for high DC gain of the transconductor is employed with a common mode feedback(CMFB). As a design example, the third-order Elliptic lowpass filter is designed. The designed filter is simulated and examined by HSPICE using TSMC $0.35{\mu}m$ CMOS n-well parameters. The simulation results show 138kHz cutoff frequency and 11.05mW power dissipation with a 3.3V supply voltage.

  • PDF

2-5V, 2-4mW, the third-order Elliptic Low-pass Gm-C Finer (2-5V, 2-4mW, 3차 타원 저역통과 Gm-C 필터)

  • 윤창훈;김종민;유영규;최석우;안정철
    • Proceedings of the IEEK Conference
    • /
    • 2000.11b
    • /
    • pp.257-260
    • /
    • 2000
  • In this paper, a Gm-C filter for low voltage and low power applications using a fully-differential transconductor is presented. The designed transconductor using the series composite transistors and the low voltage composite transistors has wide input range at low supply voltage. A negative resistor load (NRL) technology for high DC gain of the transconductor is employed with a common mode feedback (CMFB). As a design example, the third-order Elliptic lowpass filter is designed. The designed filter is simulated and examined by HSPICE using 0.25${\mu}{\textrm}{m}$ CMOS n-well parameters. The simulation results show 105MHz cutoff frequency and 2.4㎽ power dissipation with a 2.5V supply voltage.

  • PDF

Dynamic Response of Cantilevered Beams Subjected to a Travelling Mass with a Constant Acceleration (일정 가속 주행질량에 의한 외팔보의 동적응답)

  • 류봉조;윤충섭;김희중;이규섭
    • Proceedings of the Korean Society for Noise and Vibration Engineering Conference
    • /
    • 2004.05a
    • /
    • pp.320-325
    • /
    • 2004
  • The paper deals with the dynamic response of a cantilevered beam under a travelling mass with constant acceleration. Governing equations of motion taking into account all inertia effects of the travelling mass are derived by Galerkin's mode summation method, and Runge-Kutta integration method is applied to solve the differential equations. The effects of the speed, acceleration and the magnitude of the travelling mass on the response of the beam are fully investigated. A variety of numerical results allows us to draw important conclusions for structural design purposes.

  • PDF

Design of a CMOS x-ray line scan sensors (CMOS x-ray 라인 스캔 센서 설계)

  • Heo, Chang-Won;Jang, Ji-Hye;Jin, Liyan;Heo, Sung-Kyn;Kim, Tae-Woo;Ha, Pan-Bong;Kim, Young-Hee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.17 no.10
    • /
    • pp.2369-2379
    • /
    • 2013
  • A CMOS x-ray line scan sensor which is used in both medical imaging and non-destructive diagnosis is designed. It has a pixel array of 512 columns ${\times}$ 4 rows and a built-in DC-DC converter. The pixel circuit is newly proposed to have three binning modes such as no binning, $2{\times}2$ binning, and $4{\times}4$ binning in order to select one of pixel sizes of $100{\mu}m$, $200{\mu}m$, and $400{\mu}m$. It is designed to output a fully differential image signal which is insensitive to power supply and input common mode noises. The layout size of the designed line scan sensor with a $0.18{\mu}m$ x-ray CMOS image sensor process is $51,304{\mu}m{\times}5,945{\mu}m$.