• Title/Summary/Keyword: Finger Gate

Search Result 33, Processing Time 0.023 seconds

Analysis of $f_T$ and $f_{max}$ Dependence on Unit Finger Width for RF MOSFETs (RF MOSFET의 단위 Finger 폭에 대한 $f_T$$f_{max}$ 종속성 분석)

  • Cha, Ji-Yong;Cha, Jun-Young;Jung, Dae-Hyoun;Lee, Seong-Hearn
    • Proceedings of the IEEK Conference
    • /
    • 2008.06a
    • /
    • pp.389-390
    • /
    • 2008
  • The dependence of $f_T$ and $f_{max}$ on the unit finger width is measured and analyzed for $0.13{\mu}m$ MOSFETs. The increase of $f_T$ at narrow width is attributed by the parasitic gate-bulk capacitance, and the decrease of $f_T$ at wide width is generated by the reduction of increasing rate of $g_{mo}$. The increase of $f_{max}$ at narrow width is originated from the abrupt reduction of gate resistance due to the non-quasi-static effect. These analysis results will be valuable information for layout optimization to improve $f_T$ and $f_{max}$.

  • PDF

The Characteristics and Technical Trends of Power MOSFET (전력용 MOSFET의 특성 및 기술동향)

  • Bae, Jin-Yong;Kim, Yong
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.58 no.7
    • /
    • pp.1363-1374
    • /
    • 2009
  • This paper reviews the characteristics and technical trends in Power MOSFET technology that are leading to improvements in power loss for power electronic system. The silicon bipolar power transistor has been displaced by silicon power MOSFET's in low and high voltage system. The power electronic technology requires the marriage of power device technology with MOS-gated device and bipolar analog circuits. The technology challenges involved in combining power handling capability with finger gate, trench array, super junction structure, and SiC transistor are described, together with examples of solutions for telecommunications, motor control, and switch mode power supplies.

TLP Properties Evaluation of ESD Protection Device of GGNMOS Type for Conventional CMOS Process (Conventional CMOS 공정을 위한 GGNMOS Type의 ESD 보호소자의 TLP 특성 평가)

  • Lee, Tae-Il;Kim, Hong-Bae
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.21 no.10
    • /
    • pp.875-880
    • /
    • 2008
  • In this paper, we deal with the TLP evaluation results for GGNMOS in ESD protection device of conventional CMOS process. An evaluation parameter for GGNMOS is that repeatability evaluation for reference device($W/L=50\;{\mu}m1.0\;{\mu}m$) and following factors for design as gate width, number of finger, present or not for N+ gurad -ring, space of N-field region to contact and present or not for NLDD layer. The result of repeatability was showed uniformity of lower than 1 %. The result for design factor evaluation was ; 1) gate width leading to increase It2, 2) An increase o( finger number was raised current capability(It2), and 3) present of N+ gurad-ring was more effective than not them for current sink. Finally we suggest the optimized design conditions for GGNMOS in evaluated factor as ESD protection device of conventional CMOS process.

Scaling Rules for Multi-Finger Structures of 0.1-μm Metamorphic High-Electron-Mobility Transistors

  • Ko, Pil-Seok;Park, Hyung-Moo
    • Journal of electromagnetic engineering and science
    • /
    • v.13 no.2
    • /
    • pp.127-133
    • /
    • 2013
  • We examined the scaling effects of a number of gate_fingers (N) and gate_widths (w) on the high-frequency characteristics of $0.1-{\mu}m$ metamorphic high-electron-mobility transistors. Functional relationships of the extracted small-signal parameters with total gate widths ($w_t$) of different N were proposed. The cut-off frequency ($f_T$) showed an almost independent relationship with $w_t$; however, the maximum frequency of oscillation ($f_{max}$) exhibited a strong functional relationship of gate-resistance ($R_g$) influenced by both N and $w_t$. A greater $w_t$ produced a higher $f_{max}$; but, to maximize $f_{max}$ at a given $w_t$, to increase N was more efficient than to increase the single gate_width.

Modeling Electrical Characteristics for Multi-Finger MOSFETs Based on Drain Voltage Variation

  • Kang, Min-Gu;Yun, Il-Gu
    • Transactions on Electrical and Electronic Materials
    • /
    • v.12 no.6
    • /
    • pp.245-248
    • /
    • 2011
  • The scaling down of metal oxide semiconductor field-effect transistors (MOSFETs) for the last several years has contributed to the reduction of the scaling variables and device parameters as well as the operating voltage of the MOSFET. At the same time, the variation in the electrical characteristics of MOSFETs is one of the major issues that need to be solved. Especially because the issue with variation is magnified as the drive voltage is decreased. Therefore, this paper will focus on the variations between electrical characteristics and drain voltage. In order to do this, the test patterned multi-finger MOSFETs using 90-nm process is used to investigate the characteristic variations, such as the threshold voltage, DIBL, subthreshold swing, transconductance and mobility via parasitic resistance extraction method. These characteristics can be analyzed by varying the gate width and length, and the number of fingers. Through this modeling scheme, the characteristic variations of multi-finger MOSFETs can be analyzed.

The Extraction Method of LDD NMOSFET's Metallurgical Gate Channel Length (LDD NMOSFET의 Metallurgical 게이트 채널길이 추출 방법)

  • Jo, Myung-Suk
    • Journal of IKEEE
    • /
    • v.3 no.1 s.4
    • /
    • pp.118-125
    • /
    • 1999
  • A capacitance method to extract the metallurgical channel length of LDD MOSFET's, which is defined by the length between the metallurgical junction of substrate and source/drain under the gate, is presented. The gate capacitances of the finger type and plate type LDD MOSFET gate test patterns with same total gate area are measured. The gate bias of each pattern is changed, and the capacitances are measured with source, drain, and substrate bias grounded. The differences between two test pattern's capacitance data are plotted. The metallurgical channel length is extracted from the peak data at a maximum point using a simple formula. The numerical simulation using two-dimensional device simulator is performed to verify the proposed method.

  • PDF

Device characteristics of 2.5kV Gate Commutated Thyristor (2-5kV급 Gate Commutated Thyristor 소자의 제작 특성)

  • Kim, Sang-Cheol;Kim, Hyung-Woo;Seo, Kil-Soo;Kim, Nam-Kyun;Kim, Eun-Dong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2004.07a
    • /
    • pp.280-283
    • /
    • 2004
  • This paper discribes the design concept, fabrication process and measuring result of 2.5kV Gate Commutated Thyristor devices. Integrated gate commutated thyristors(IGCTs) is the new power semiconductor device used for high power inverter, converter, static var compensator(SVC) etc. Most of the ordinary GTOs(gate turn-off thyristors) are designed as non-punch-through(NPT) concept; i.e. the electric field is reduced to zero within the N-base region. In this paper, we propose transparent anode structure for fast turn-off characteristics. And also, to reach high breakdown voltage, we used 2-stage bevel structure. Bevel angle is very important for high power devices, such as thyristor structure devices. For cathode topology, we designed 430 cathode fingers. Each finger has designed $200{\mu}m$ width and $2600{\mu}m$ length. The breakdown voltage between cathode and anode contact of this fabricated GCT device is 2,715V.

  • PDF

Studies on the Fabrication and Characteristics of PHEMT for mm-wave (mm-wave용 전력 PHEMT제작 및 특성 연구)

  • Lee, Seong-Dae;Chae, Yeon-Sik;Yun, Gwan-Gi;Lee, Eung-Ho;Lee, Jin-Gu
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.38 no.6
    • /
    • pp.383-389
    • /
    • 2001
  • We report on the design, fabrication, and characterization of 0.35${\mu}{\textrm}{m}$-gate AIGaAs/InGaAs PHEMTs for millimeter-wane applications. The epi-wafer structures were designed using ATLAS for optimum DC and AC characteristics, 0.351m-gate AIGaAs/rnGaAs PHEMTs having different gate widths and number of fingers were fabricated using electron beam lithography Dependence of RF characteristics of PHEMT on gate finger with and number of gate fingers have been investigated. PHEMT haying two 0.35$\times$60${\mu}{\textrm}{m}$$^2$ gate fingers showed the knee voltage, pinch-off voltage, drain saturation current density, and maximum transconductance of 1.2V, -1.5V, 275㎃/mm, and 260.17㎳/mm, respectively. The PHEMT showed fT(equation omitted)(current gain cut-off frequency) of 45㎓ and fmax(maximum oscillation frequency) of 100㎓. S$_{21}$ and MAG of the PHEMT were 3.6dB and 11.15dB, respectively, at 35㎓

  • PDF

Development of a General Purpose Motion Controller Using a Field Programmable Gate Array (FPGA를 이용한 범용 모션 컨트롤러의 개발)

  • Kim, Sung-Soo;Jung, Seul
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.10 no.1
    • /
    • pp.73-80
    • /
    • 2004
  • We have developed a general purpose motion controller using an FPGA(Field Programmable Gate Array). The multi-PID controllers and GUI are implemented as a system-on-chip for multi-axis motion control. Comparing with the commercial motion controller LM 629, since it has multi-independent PID controllers, we have several advantages such as space effectiveness, low cost and lower power consumption. In order to test the performance of the proposed controller, motion of the robot hand is controlled. The robot hand has three fingers with 2 joints each. Finger movements show that tracking was very effective. Another experiment of balancing an inverted pendulum on a cart has been conducted to show the generality of the proposed FPGA PID controller. The controller has well maintained the balance of the pendulum.

Analysis of Cuoff Frequency and Maximum Oscillation Frequency Characteristics for $0.13{\mu}m$ CMOSFET ($0.13{\mu}m$ CMOSFET의 차단주파수 및 최대진동주파수 특성 분석)

  • Kim, Jong-HyucK;Lee, Seong-Hearn;Kim, Young-Wug
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.539-540
    • /
    • 2006
  • The dependence of cutoff frequency and maximum oscillation frequency of $0.13{\mu}m$ CMOS transistors on layout parameters such as the unit gate width and gate finger number is measured and analyzed in this paper. This information will be very useful for high performance RF IC design.

  • PDF