• Title/Summary/Keyword: Delta sigma

Search Result 471, Processing Time 0.021 seconds

SEMICOMMUTATIVE PROPERTY ON NILPOTENT PRODUCTS

  • Kim, Nam Kyun;Kwak, Tai Keun;Lee, Yang
    • Journal of the Korean Mathematical Society
    • /
    • v.51 no.6
    • /
    • pp.1251-1267
    • /
    • 2014
  • The semicommutative property of rings was introduced initially by Bell, and has done important roles in noncommutative ring theory. This concept was generalized to one of nil-semicommutative by Chen. We first study some basic properties of nil-semicommutative rings. We next investigate the structure of Ore extensions when upper nilradicals are ${\sigma}$-rigid ${\delta}$-ideals, examining the nil-semicommutative ring property of Ore extensions and skew power series rings, where ${\sigma}$ is a ring endomorphism and ${\delta}$ is a ${\sigma}$-derivation.

세립분 함유량에 따른 새만금준설토의 액상화 특성에 관한 연구

  • Kim, You-Seong;Lee, Soo-Guen;Ko, Hyoung-Woo
    • Proceedings of the Korean Geotechical Society Conference
    • /
    • 2010.03a
    • /
    • pp.1458-1465
    • /
    • 2010
  • A lot of dredging and reclaming projects are recently under way in Korea for the efficient use of limiting land space. Saemanguem area is special case of reclaiming by dredged soil. In case of a confined disposal of dredged soils by a pump dredger, generally coarse grained soils are separated from fines with dropping at the near part of the pump dredger. This kind of seperation of fine contents could be a factor of liquefaction by earthquake. In Korea, recently, earthquakes with magnitude of 3.0 or higher are distinctively increasing in 1990. In this study, cyclic shear characterics of Saemanguem Dredged sand depending on fine content were analyzed. A series of undrained cyclic triaxial test with cyclic stress ratio ($\sigma_d/{2\sigma_{{\upsilon}c}}'$) were performed on both isotropic consolidated specimen and sand with fine contents of 0%, 5%, 15%, 30%, 40% under the effective vertical stress of 100kPa and 50% and 60%, 70% of relative density for fine content of 0%, respectively. In the test results, cyclic shear strength increased by increasing of cyclic stress ratio($\sigma_d/{2\sigma_{{\upsilon}c}}'$) with increasing the relative density at the same number of cyclic under the effective confining pressure of 100kPa. It is almost highest the double amplitude(DA) 1%, 3%, 5%, 7.5% and 10% at fine content of 15% between Cyclic stress ratio($\sigma_d/{2\sigma_{{\upsilon}c}}'$) value at cyclic number five and fine content. Number of cyclic is 30 under the effective vertical stress of 100kPa, 70% of relative density for fine content of 15%. when the cyclic stress ratio at each relative density was compared at cyclic number five, the double amplitude(DA) 1%, 3%, 5%, 7.5% and 10%, and the pore-pressure ratio (${\Delta}u/{\sigma'}_c$) 0.95 value were compared; under the relative density of 70% and the effective confining pressure of 100kPa. The pore-pressure ratio (${\Delta}u/{\sigma'}_c$) 0.95 value showed a similar trend to the double amplitude (DA) 5% line.

  • PDF

Dilatancy Characteristics of Decomposed Granite Soils in Drained Shear Tests (배수전단시험을 이용한 화강토의 다일레이턴시 특성 고찰)

  • Kang, Jin-Tae;Kim, Jong Ryeol;Kim, Seung-Gon;Park, Hwa-Jung
    • KSCE Journal of Civil and Environmental Engineering Research
    • /
    • v.28 no.2C
    • /
    • pp.117-123
    • /
    • 2008
  • Disturbed and undisturbed decomposed granite soils with different weathering degrees were extracted and analyzed through a series of tests (CD test, constant P test, etc.) to assess their dilatancy characteristics. Here, dilatancy refers to the volume change that takes place during shearing. As a result, the decomposed granite soil dilatancy impact increased the mean effective stress while concurrently lowering the water content in drained shear tests. In the case of undisturbed decomposed granite soil, which has a lower weathering degree, the water content increased at specific limits during the shearing process. A linear relationship of ${\Delta}V_d/V_1=D{\cdot}(({\sigma}_1-{\sigma}_3)-{\sigma}_c)/{{\sigma}_m}^{\prime}$ forms between shearing-induced volume change and principal stress variance.

Comparison of Dynamic Elements Matching Method in the Delta-Sigma Modulators (Dynamic Element Matching을 통한 Multi-bit Delta-Sigma Modulator에서의 DAC Error 감소 방안 비교)

  • Hyun, Deok-Hwan
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.10 no.1
    • /
    • pp.104-110
    • /
    • 2006
  • The advantage of the DSM which employ multi-bit quantizer is the increased SNR at the modulator's output. Typically 6 dB improvement is effected for every one additional bit. But multi-bit quantizer evidently requires multi-bit DAC in the feedback loop. The integral linearity error of the feedback DAC has direct impact upon the system performance and degraded SNR of the system. In order to mitigate the negative impact the DAC has on the system performance, many DEM(Dynamic Element Matching) schemes has been proposed. Among the proposed schemes, four schemes(DER,CLA,ILA,DWA) are explained and its performance has been compared. DWA(Data Weighted Averaging) method shows the best performance of the all.

Delta-Sigma Modulator Structure and limit Cycle Generation (델타시그마 변환기 구조와 Limit Cycle 발생)

  • Hyun, Deok-Hwan
    • Journal of the Institute of Electronics Engineers of Korea SC
    • /
    • v.43 no.1 s.307
    • /
    • pp.39-44
    • /
    • 2006
  • Pattern noise in the Delta-Sigma modulator is a well Known phenomenon that intrigued many circuit designers. These noise appear as the modulator output falls into a cyclic mode of operation. This paper addresses the dependence of these tone signal upon the system topologies. Among the four well known single-stage DSM topologies, namely Cascade of Integrators with Feedback Form(CIFB), Cascade of Integrators with Feedforward Form(CIFF), Cascade of Resonators with Feedback Form(CRFB), and Cascade of Resonators with Feedforward Form(CRFF), resonator type DSMs turn out to be more susceptible to the pattern noise than the integrator type. Noise transfer functions of the investigated topologies are also presented.

Sigma-Delta Modulator using a novel FDPA(Feedback Delay Path Addition) Technique (새로운 FDPA 기법을 사용한 시그마-델타 변조기)

  • Jung, Eui-Hoon;Kim, Jae-Bung;Cho, Seong-Ik
    • Journal of IKEEE
    • /
    • v.17 no.4
    • /
    • pp.511-516
    • /
    • 2013
  • This paper presents a SDM using the FDPA technique. The FDPA technique is the added feedback path which is the delayed path of DAC output. The designed SDM increases the SNR by adding the delayed digital feedback path. The proposed SDM is easily implemented by eliminating the analog feedback path. Through the MATLAB modeling, the optimized coefficients are obtained to design the SDM. The designed SDM has a power consumption of $220{\mu}W$ and SNR(signal to noise ratio) of 81dB at the signal-bandwidth of 20KHz and sampling frequency of 2.56MHz. The SDM is designed using the $0.18{\mu}m$ standard CMOS process.

Design of a 99dB DR single-bit 4th-order High Performance Delta-Sigma Modulator (99dB의 DR를 갖는 단일-비트 4차 고성능 델타-시그마 모듈레이터 설계)

  • Choi, Young-Kil;Roh, Hyung-Dong;Byun, San-Ho;Nam, Hyun-Seok;Roh, Jeong-Jin
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.44 no.2
    • /
    • pp.25-33
    • /
    • 2007
  • In this paper, a fourth-order single-bit delta-sigma modulator is presented and implemented. The loop-filter is composed of both feedback and feedforward paths. Measurement results show that maximum 99dB dynamic range is achievable at a clock rate of 3.2MHz for 20kHz baseband. The proposed modulator has been fabricated in a $0.18{\mu}m$ standard CMOS process.

3-Level Envelope Delta-Sigma Modulation RF Signal Generator for High-Efficiency Transmitters

  • Seo, Yongho;Cho, Youngkyun;Choi, Seong Gon;Kim, Changwan
    • ETRI Journal
    • /
    • v.36 no.6
    • /
    • pp.924-930
    • /
    • 2014
  • This paper presents a $0.13{\mu}m$ CMOS 3-level envelope delta-sigma modulation (EDSM) RF signal generator, which synthesizes a 2.6 GHz-centered fully symmetrical 3-level EDSM signal for high-efficiency power amplifier architectures. It consists of an I-Q phase modulator, a Class B wideband buffer, an up-conversion mixer, a D2S, and a Class AB wideband drive amplifier. To preserve fast phase transition in the 3-state envelope level, the wideband buffer has an RLC load and the driver amplifier uses a second-order BPF as its load to provide enough bandwidth. To achieve an accurate 3-state envelope level in the up-mixer output, the LO bias level is optimized. The I-Q phase modulator adopts a modified quadrature passive mixer topology and mitigates the I-Q crosstalk problem using a 50% duty cycle in LO clocks. The fabricated chip provides an average output power of -1.5 dBm and an error vector magnitude (EVM) of 3.89% for 3GPP LTE 64 QAM input signals with a channel bandwidth of 10/20 MHz, as well as consuming 60 mW for both channels from a 1.2 V/2.5 V supply voltage.

An In-Band Noise Filtering 32-tap FIR-Embedded ΔΣ Digital Fractional-N PLL

  • Lee, Jong Mi;Jee, Dong-Woo;Kim, Byungsub;Park, Hong-June;Sim, Jae-Yoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.15 no.3
    • /
    • pp.342-348
    • /
    • 2015
  • This paper presents a 1.9-GHz digital ${{\Delta}{\Sigma}}$ fractional-N PLL with a finite impulse response (FIR) filter embedded for noise suppression. The proposed digital implementation of FIR provides a simple method of increasing the number of taps without complicated calculation for gain matching. This work demonstrates 32 tap FIR filtering for the first time and successfully filtered the in-band phase noise generated from delta-sigma modulator (DSM). Design considerations are also addressed to find the optimum number of taps when the resolution of time-to-digital converter (TDC) is given. The PLL, fabricated in $0.11-{\mu}m$ CMOS, achieves a well-regulated in-band phase noise of less than -100 dBc/Hz for the entire range inside the bandwidth of 3 MHz. Compared with the conventional dual-modulus division, the proposed PLL shows an overall noise suppression of about 15dB both at in-band and out-of-band region.

Design of the New Third-Order Cascaded Sigma-Delta Modulator for Switched-Capacitor Application (스위치형 커패시터를 적용한 새로운 형태의 3차 직렬 접속형 시그마-델타 변조기의 설계)

  • Ryu Jee-Youl;Noh Seok-Ho
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2006.05a
    • /
    • pp.906-909
    • /
    • 2006
  • This paper proposes a new body-effect compensated switch configuration for low voltage and low distortion switched-capacitor (SC) applications. The proposed circuit allows rail-to-rail switching operation for low voltage SC circuits and has better total harmonic distortion than the conventional bootstrapped circuit by 19 dB. A 2-1 cascaded sigma-delta modulator is provided for performing the high-resolution analog-to-digital conversion on audio codec in a communication transceiver. An experimental prototype for a single-stage folded-cascode operational amplifier (opamp) and a 2-1 cascaded sigma-delta modulator has been implemented in a 0.25 micron double-poly, triple-metal standard CMOS process with 2.7 V of supply voltage.

  • PDF