• Title/Summary/Keyword: Cobalt Salicide

Search Result 17, Processing Time 0.028 seconds

Novel Ni-Silicide Structure Utilizing Cobalt Interlayer and TiN Capping Layer and its Application to Nano-CMOS (Cobalt Interlayer 와 TiN capping를 갖는 새로운 구조의 Ni-Silicide 및 Nano CMOS에의 응용)

  • 오순영;윤장근;박영호;황빈봉;지희환;왕진석;이희덕
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.40 no.12
    • /
    • pp.1-9
    • /
    • 2003
  • In this paper, a novel Ni silicide technology with Cobalt interlayer and Titanium Nitride(TiN) capping layer for sub 100 nm CMOS technologies is presented, and the device parameters are characterized. The thermal stability of hi silicide is improved a lot by applying co-interlayer at Ni/Si interface. TiN capping layer is also applied to prevent the abnormal oxidation of NiSi and to provide a smooth silicidc interface. The proposed NiSi structure showed almost same electrical properties such as little variation of sheet resistance, leakage current and drive current even after the post silicidation furnace annealing at $700^{\circ}C$ for 30 min. Therefore, it is confirmed that high thermal robust Ni silicide for the nano CMOS device is achieved by newly proposed Co/Ni/TiN structure.

Reaction Stability of Co/Ni Composite Silicide on Side-wall Spacer with Silicidation Temperatures (Co/Ni 복합 실리사이드 제조 온도에 따른 측벽 스페이서 물질 반응 안정성 연구)

  • Song, Oh-Sung;Kim, Sang-Yeob;Jung, Young-Soon
    • Journal of the Korean institute of surface engineering
    • /
    • v.38 no.3
    • /
    • pp.89-94
    • /
    • 2005
  • We investigate the reaction stability of cobalt and nickel with side-wall materials of $SiO_2\;and\;Si_3N_4$. We deposited 15nm-Co and 15nm-Ni on $SiO_2(200nm)/p-type$ Si(100) and $Si_3N_4(70 nm)/p-type$ Si(100). The samples were annealed at the temperatures of $700\~1100^{\circ}C$ for 40 seconds with a rapid thermal annealer. The sheet resistance, shape, and composition of the residual materials were investigated with a 4-points probe, a field emission scanning electron microscopy, and an AES depth profiling, respectively. Samples of annealed above $1000^{\circ}C$ showed the agglomeration of residual metals with maze shape and revealed extremely high sheet resistance. The Auger depth profiling showed that the $SiO_2$ substrates had no residual metallic scums after $H_2SO_4$ cleaning while $Si_3N_4$ substrates showed some metallic residuals. Therefore, the $SiO_2$ spacer may be appropriate than $Si_3N_4$ for newly proposed Co/Ni composite salicide process.

Speckle Defect by Dark Leakage Current in Nitride Stringer at the Edge of Shallow Trench Isolation for CMOS Image Sensors

  • Jeong, Woo-Yang;Yi, Keun-Man
    • Transactions on Electrical and Electronic Materials
    • /
    • v.10 no.6
    • /
    • pp.189-192
    • /
    • 2009
  • The leakage current in a CMOS image sensor (CIS) can have various origins. Leakage current investigations have focused on such things as cobalt-salicide, source and drain scheme, and shallow trench isolation (STI) profile. However, there have been few papers examining the effects on leakage current of nitride stringers that are formed by gate sidewall etching. So this study reports the results of a series of experiments on the effects of a nitride stringer on real display images. Different step heights were fabricated during a STI chemical mechanical polishing process to form different nitride stringer sizes, arsenic and boron were implanted in each fabricated photodiode, and the doping density profiles were analyzed. Electrons that moved onto the silicon surface caused the dark leakage current, which in turn brought up the speckle defect on the display image in the CIS.

Residual Metal Evolution with Pattern Density in Cobalt Nickel Composite Silicide Process (코발트 니켈 복합 실리사이드 공정에서 하부 형상에 따른 잔류 금속의 형상 변화)

  • Song, Oh-Sung;Kim, Sang-Yeop
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.6 no.3
    • /
    • pp.273-277
    • /
    • 2005
  • We prepared $0.25\~l.5um$ poly silicon gate array test group with $SiO_2$ spacers in order to employ NiCo composite salicide process from 15nm Ni/15nm Co/poly structure. We investigate the residual metal shape evolution by varying the rapid thermal silicide anneal temperature from $700^{\circ}C\;to\;1100^{\circ}C$. We observed the residual metals agglomerated into maze type and line type on $SiO_2$ field and silicide gate, respectively as temperature increased. We propose that lower silicide temperature would be favorable in newly proposed NiCo salicide in order to lessen the agglomeration causing the leakage and scum formation.

  • PDF

Property of Composite Silicide from Nickel Cobalt Alloy (니켈 코발트 합금조성에 따른 복합실리사이드의 물성 연구)

  • Kim, Sang-Yeob;Song, Oh-Sung
    • Korean Journal of Materials Research
    • /
    • v.17 no.2
    • /
    • pp.73-80
    • /
    • 2007
  • For the sub-65 nm CMOS process, it is necessary to develop a new silicide material and an accompanying process that allows the silicide to maintain a low sheet resistance and to have an enhanced thermal stability, thus providing for a wider process window. In this study, we have evaluated the property and unit process compatibility of newly proposed composite silicides. We fabricated composite silicide layers on single crystal silicon from $10nm-Ni_{1-x}Co_x/single-crystalline-Si(100),\;10nm-Ni_{1-x}Co_x/poly-crystalline-\;Si(100)$ wafers (x=0.2, 0.5, and 0.8) with the purpose of mimicking the silicides on source and drain actives and gates. Both the film structures were prepared by thermal evaporation and silicidized by rapid thermal annealing (RTA) from $700^{\circ}C\;to\;1100^{\circ}C$ for 40 seconds. The sheet resistance, cross-sectional microstructure, surface composition, were investigated using a four-point probe, a field emission scanning probe microscope, a field ion beam, an X-ray diffractometer, and an Auger electron depth profi1ing spectroscopy, respectively. Finally, our newly proposed composite silicides had a stable resistance up to $1100^{\circ}C$ and maintained it below $20{\Omega}/Sg$., while the conventional NiSi was limited to $700^{\circ}C$. All our results imply that the composite silicide made from NiCo alloy films may be a possible candidate for 65 nm-CMOS devices.

원자층 증착법을 이용한 고 단차 Co 박막 증착 및 실리사이드 공정 연구

  • Song, Jeong-Gyu;Park, Ju-Sang;Lee, Han-Bo-Ram;Yun, Jae-Hong;Kim, Hyeong-Jun
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2012.05a
    • /
    • pp.83-83
    • /
    • 2012
  • 금속 실리사이드는 낮은 비저항, 실리콘과의 좋은 호환성 등으로 배선 contact 물질로 널리 연구되고 있다. 특히 $CoSi_2$는 선폭의 축소와 관계없이 일정하고 낮은 비저항과 열적 안정성이 우수한 특성 등으로 배선 contact 물질로 활발히 연구되고 있다. 금속 실리사이드를 실리콘 평면기판에 형성시키는 방법으로는 열처리를 통한 금속박막과 실리콘 기판 사이에 확산작용을 이용한 SALICIDE (self-algined silicide) 기술이 대표적이며 CoSi2도 이와 같은 방법으로 형성할 수 있다. Co 박막을 증착하는 방법에는 물리적 기상증착법 (PVD)과 유기금속 화학 증착법 등이 보고되어있지만 최근 급격하게 진행 중인 소자구조의 나노화 및 고 단차화에 따라 기존의 증착 기술은 낮은 단차 피복성으로 인하여 한계에 부딪힐 것으로 예상되고 있다. ALD(atomic layer deposition)는 뛰어난 단차 피복성을 가지고 원자단위 두께조절이 용이하여 나노 영역에서의 증착 방법으로 지대한 관심을 받고 있다. 앞선 연구에서 본 연구진은 CoCp2 전구체과 $NH_3$ plasma를 사용하여 Plasma enhanced ALD (PE-ALD)를 이용한 고 순도 저 저항 Co 박막 증착 공정을 개발 하고 이를 SALICIDE 공정에 적용하여 $CoSi_2$ 형성 연구를 보고한 바 있다. 하지만 이 연구에서 PE-ALD Co 박막은 플라즈마 고유의 성질로 인하여 단차 피복성의 한계를 보였다. 이번 연구에서 본 연구진은 Co(AMD)2 전구체와 $NH_3$, $H_2$, $NH_3$ plasma를 반응 기체로 사용하여 Thermal ALD(Th-ALD) Co 및 PE-ALD Co 박막을 증착 하였다. 고 단차 Co 박막의 증착을 위하여 Th-ALD 공정에 초점을 맞추어 Co 박막의 특성을 분석하였으며, Th-ALD 및 PE-ALD 공정으로 증착된 Co 박막의 단차를 비교하였다. 연구 결과 Th-ALD Co 박막은 95% 이상의 높은 단차 피복성을 가져 PE-ALD Co 박막의 단차 피복성에 비해 크게 향상되었음을 확인하였다. 추가적으로, Th-ALD Co 박막에 고 단차 박막의 증착이 가능한 Th-ALD Ru을 capping layer로 이용하여 CoSi2 형성을 확인하였고, 기존의 PVD Ti capping layer와 비교하였다. 이번 연구에서 Co 박막 및 $CoSi_2$ 의 특성 분석을 위하여 X선 반사율 분석법 (XRR), X선 광전자 분광법 (XPS), X선 회절 분석법 (XRD), 주사 전자 현미경 (SEM), 주사 투과 전자 현미경 (STEM) 등을 사용하였다.

  • PDF

Characteristics of Ni/Co Composite Silicides for Poly-silicon Gates (게이트를 상정한 니켈 코발트 복합실리사이드 박막의 물성연구)

  • Kim, Sang-Yeob;Jung, Young-Soon;Song, Oh-Sung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.12 no.2 s.35
    • /
    • pp.149-154
    • /
    • 2005
  • We fabricated Ni/Co(or Co/Ni) composite silicide layers on the non-patterned wafers from Ni(20 nm)/Co(20 nm)/poly-Si(70 nm) structure by rapid thermal annealing of $700{\~}1100^{\circ}C$ for 40 seconds. The sheet resistance, cross-sectional microstructure, and surface roughness were investigated by a four point probe, a field emission scanning electron microscope, and a scanning probe microscope, respectively. The sheet resistance increased abruptly while thickness decreased as silicidation temperature increased. We propose that the poly silicon inversion due to fast metal diffusion lead to decrease silicide thickness. Our results imply that we should consider the serious inversion and fast transformation in designing and process f3r the nano-height fully cobalt nickel composite silicide gates.

  • PDF