• Title/Summary/Keyword: Circuits

Search Result 4,531, Processing Time 0.04 seconds

Amplifier Circuits with Differential Characteristics (미분특성을 갖는 증폭회로)

  • 이영근
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.9 no.4
    • /
    • pp.33-37
    • /
    • 1972
  • Amplifier circuits with differential characteristics, that is, amplifier circuits the voltage gain of which are proportional to the complex frequency are described. It is shown that the characteristics of the circuit predicted on the basis of the nullator-norator model of the transistor coincides with the result of the exact analysis of the circuit, and experimental result coincides with the theory.

  • PDF

The Three-Level PLA Design Using EXANOR (Mn-Zm-Fe Ferrite에서 하소 및 소결조건이 투자율과손실에 미치는 영향)

  • 조동섭;이종원;황희영
    • The Transactions of the Korean Institute of Electrical Engineers
    • /
    • v.32 no.1
    • /
    • pp.13-23
    • /
    • 1983
  • This paper deals with the three-level PLA constructed by EXCLUSIVE-OR, AND, and OR. (abbreviated as EXANOR). Most PLA circuits have constraints on minimum chip area and minimal input lines. Thus, the reduction of PLA chip area is an important factor in design of logic circuits. In this paper, newly constructed architecture of PLA is proposed and then, its reduction effect is proved theoretically and some of selected examples are illustrated for designing three-level PLA circuits.

  • PDF

Chaos Synchronization Using Error Feedback Coupling

  • Khademian, Behzad;Haeri, Mohammad
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2005.06a
    • /
    • pp.1632-1636
    • /
    • 2005
  • This paper presents synchronization of two identical Modified Chua's circuits using two strategies of error feedback coupling. In the first method the synchronization is achieved by linear unidirectional and in the second one by linear bidirectional error feedback coupling. Both proposed methods can make the states of the Modified Chua's circuits globally asymptotically synchronized. Numerical results are provided to show the effectiveness of the proposed approaches and to compare them together based on different criteria.

  • PDF

An Operating Circuits Design for preventing Electrostatic Discharge in Liquid Crystal Displays

  • Jo, Jo-Yeon;Yi, Jun-Sin
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.674-676
    • /
    • 2008
  • An electrostatic discharge (ESD) or a noise supplied from the outside has an effect on communication between the timing controller (TCON) and the memory element (EEPROM) through the interface between the timing controller and the memory element in liquid crystal displays (LCD). Therefore, we must apply ESD protection methods to LCD operating circuits for a normal operation. Our ESD protection circuit is to prevent from bi-directional communication errors between TCON and EEPROM due to an electrostatic discharge (ESD).

  • PDF

ESD Protection Circuits with Low-Voltage Triggered SCR for RF Applications

  • Kim, San-Hong;Park, Jae-Young;Kim, Taek-Soo
    • Proceedings of the IEEK Conference
    • /
    • 2008.06a
    • /
    • pp.24-25
    • /
    • 2008
  • An Electrostatic discharge (ESD) protection has been a very important reliability issue in microelectronics, especially for RF (Radio Frequency) integrated circuits (ICs). This paper reviews design and analysis of on-chip ESD (electrostatic discharge) protection circuits for RF applications. Key issues in RF ESD protection, design methods, and RF ESD protection solutions are discussed.

  • PDF

A Study On the EMFG Representation of the Relay Circuits and Ladder Diagram

  • Kim, Hee-Jung;Paek, Hyung-Goo;Yeo, Jeong-Mo
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2001.10a
    • /
    • pp.124.4-124
    • /
    • 2001
  • It needs a skillful experience to design and implement sequential circuits with a relay circuit or LD (Ladder Diagram). One makes out the operation of relay contacts sequentially in case of analyzing a relay circuit or LD. Still more, the design and analyzing of a complex relay circuit or LD are difficult. In this paper, we propose the EMFG (Extended Mark Graph) representation on relay circuits and LD.

  • PDF

Design methodology of analog circuits for a digital-audio-signal processing 1-bit ???? DAC (디지털 오디오 신호처리용 1-bit Δ$\Sigma$ DAC 아날로그 단의 설계기법)

  • 이지행;김상호;손영철;김선호;김대정;김동명
    • Proceedings of the IEEK Conference
    • /
    • 2002.06b
    • /
    • pp.149-152
    • /
    • 2002
  • The performance of a 1-bit DAC depends on that of the analog circuits. The mixed SC-CT (switched capacitor-continuous time) architecture is an effective design methodology for the analog circuits. This paper Proposes a new buffer scheme for the 1-bit digital-to-analog subconverter and a new SF-DSC(smoothing filter and differential-to-sig le converter) which performs both the smoothing filter and the differential-to-single convertor simultaneously.

  • PDF

A kernel-based precomputation scheme for low-power design fo combinational circuits (저전력 논리 회로 설계를 위한 커널에 바탕을 둔 precomputation 알고리듬)

  • 최익성;류승현
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.34C no.11
    • /
    • pp.12-19
    • /
    • 1997
  • In this paper, we present a logic synthesis algorithm for low powr design fo combinational circuits. The proposed algorithm reduces power dissipation by eliminating unnecessary signal transitions. The proposed algorithm restructures a given circuit by using a kernel as prediction logic in a precomputation-based scheme such that switching activity of circuit can be minimized. Experimental results show that the system is efficient for low power design of combinational circuits.

  • PDF

Design of a Time Optimaized Technology Mapping System (타이밍 최적화 기술 매핑 시스템의 설계)

  • 이상우;황선영
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.31A no.4
    • /
    • pp.106-115
    • /
    • 1994
  • This paper presents the design of a technology mapping system for optimizing delays of combinational and synchronous sequential logic circuits. The proposed system performs delay optimization for combinational logic circuits by remapping, buffering, and gate merging methods through the correct delay calculation in which the loading values are considered. To get time optimized synchronous sequential circuits, heuristic algorithms are proposed. The proposed algorithms reallocate registers by considering the critical path characteristics. Experimental results show that the proposed system produces a more optimized technology mapping for MCNC benchmarks compared with mis-II.

  • PDF

Electric Fire Hazard in Low Voltage Distribution Circuits Protected by Electric Leakage Circuit Breaker(ELB) (누전차단기로 보호되는 저압선로에서의 발화위험성)

  • 홍성호;김두현
    • Journal of the Korean Society of Safety
    • /
    • v.15 no.1
    • /
    • pp.93-99
    • /
    • 2000
  • This paper presents a study on the assessment of electrical fire hazards by electric circuits with leakage. The hazards are evaluated with the energy supplied by earth-leakage currents which flow in the circuits simulating the actual circuit of domestic premises. Also, operating time and current of ELB are measured by an experimental approach. A common specification of ELB used in this paper has a sensitivity of 30[mA] for leakage current working on the current-balance principle. Total charges and energy of leakage currents are calculated quantitatively by a theoretical approach and compared with the results obtained from experiments.

  • PDF