• Title/Summary/Keyword: Chip-packaging

Search Result 481, Processing Time 0.025 seconds

A Study on the Assembly Process and Reliability of COF (Chip-On-Flex) Using ACFs (Anisotropic Conductive Films) for CCM (Compact Camera Module) (ACF를 이용한 CCM (Compact Camera Module)용 COF(Chip-On-Flex) 실장 기술 및 신뢰성 연구)

  • Chung, Chang-Kyu;Paik, Kyung-Wook
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.15 no.2
    • /
    • pp.7-15
    • /
    • 2008
  • In this paper, the Chip-On-Flex (COF) assembly process using anisotropic conductive films (ACFs) was investigated and the reliability of COF assemblies using ACFs was evaluated. Thermo-mechanical properties of ACFs such as coefficient of thermal expansion (CTE), storage modulus (E'), and glass transition temperature $(T_g)$ were measured to investigate the effects of ACF material properties on the reliability of COF assemblies using ACFs. In addition, the bonding conditions for COF assemblies using ACFs such as time, temperature, and pressure were optimized. After the COF assemblies using ACFs were fabricated with optimized bonding conditions, reliability tests were then carried out. According to the reliability test results, COF assemblies using the ACF which had lower CTE and higher $T_g$ showed better thermal cycling reliability. Consequently, thermo-mechanical properties of ACFs, especially $T_g$, should be improved for high thermal cycling reliability of COF assemblies using ACFs for compact camera module (CCM) applications.

  • PDF

COG(chip-on-glass) Mounting Using a Laser Beam Transmitting a Glass Substrate (유리 기판을 투과하는 레이저 빔을 사용한 COG(chip-on-glass) 마운팅 공정)

  • 이종현;문종태;김원용;김용석
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.8 no.4
    • /
    • pp.1-10
    • /
    • 2001
  • Chip-on-glass(COG) mounting of area array electronic packages was attempted by heating the rear surface of a contact pad film deposited on a glass substrate. The pads consisted of an adhesion (i.e. Cr or Ti) and a top coating layer(i.e. Ni or Cu) were healed by the UV laser beam transmitted through the glass substrate. The lather energy absorbed on the pad raised the temperature of a solder ball which is in physical contact with the pad, and formed a reflowed solder bump. The effects of the adhesion and top coating layer on the laser reflow soldering were studied by measuring temperature profile of the ball during the laser heating process. The results were discussed based on the measurement of reflectivity of the adhesion layer. In addition, the microstructures of solder bumps and their mechanical properties were examined.

  • PDF

Effect of the Residual Impurity on the Prepreg Surface on the Wettability of Encapsulant for Chip on Board Package (칩 온 보드 패키지 적용을 위한 프리프레그 표면 잔류 불순물이 봉지재의 젖음성에 미치는 영향)

  • Gahui Kim;Doheon Kim;Kirak Son;Young-Bae Park
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.31 no.2
    • /
    • pp.9-15
    • /
    • 2024
  • The effect of the residual impurity on the prepreg surface on the wettability of encapsulant for chip on board package was analyzed with microstructure, compositions and chemical bonds using a scanning electron microscope and X-ray photoelectron spectroscopy. As a result, the contact angle of w/ residual impurity sample was measured to be 28° higher than that of w/o residual impurity sample, and the C-O bond was decreased to be 4% lower than that of w/o residual impurity sample. The surface energy of the prepreg decreased because the impurity ions, Na and F, generated by the manufacturing process and wet etching, reacted chemically with the C on the prepreg surface, forming C-F bonds and breaking the C-O bonds on the prepreg surface. Therefore, the wettability of the encapsulant was degraded because the contact angle between the encapsulant and the prepreg was increased.

Nanowell Array based Sensor and Its Packaging

  • Lee, JuKyung;Akira, Tsuda;Jeong, Myung Yung;Lee, Hea Yeon
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.21 no.3
    • /
    • pp.19-24
    • /
    • 2014
  • This article reviews the recent progress in nanowell array biosensors that use the label-free detection protocol, and are detected in their natural forms. These nanowell array biosensors are fabricated by nanofabrication technologies that should be useful for developing highly sensitive and selective also reproducible biosensors. Moreover, electrochemical method was selected as analysis method that has high sensitivity compared with other analysis. Finally, highly sensitive nanobiosensor was achieved by combining nanofabrication technologies and classical electrochemical method. Many examples are mentioned about the sensing performance of nanowell array biosensors will be evaluated in terms of sensitivity and detection limit compared with other micro-sized electrode without nanowell array.

Transient Characteristic of a Metal-Oxide Semiconductor Field Effect Transistor in an Automotive Regulator in High Temperature Surroundings

  • Kang, Chae-Dong;Shin, Kye-Soo
    • Transactions on Electrical and Electronic Materials
    • /
    • v.11 no.4
    • /
    • pp.178-181
    • /
    • 2010
  • An automotive IC voltage regulator which consists of one-chip based on a metal-oxide semiconductor field effect transistor (MOSFET) is investigated experimentally with three types of packaging. The closed type is filled with thermal silicone gel and covered with a plastic lid on the MOSFET. The half-closed type is covered with a plastic case but without thermal silicone gel on the MOSFET. Opened type is no lid without thermal silicone gel. In order to simulate the high temperature condition in engine bay, the operating circuit of the MOSFET is constructed and the surrounding temperature is maintained at $100^{\circ}C$. In the overshoot the maximum was mainly found at the half-closed packaging and the magnitude is dependent on the packaging type and the surrounding temperature. Also the impressed current decreased exponentially during the MOSFET operation.

Design and Analysis of NCP Packaging Process for Fine-Pitch Flexible Printed Circuit Board (미세피치 연성인쇄회로기판 대응을 위한 NCP 패키징 공정설계 및 분석)

  • Shim, Jae-Hong;Cha, Dong-Hyuk
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.16 no.2
    • /
    • pp.172-176
    • /
    • 2010
  • Recently, LCD (Liquid Crystal Display) requires various technical challenges; high definition, high quality, big size, and low price. These demands more pixels in the fixed area of the LCD and very fine lead pitch of the driving IC which controls the pixels. Therefore, a new packaging technology is needed to meet such technical requirement. NCP (Non Conductive Paste) is one of the new packaging methods and has excellent characteristics to overcome the problems of the ACF (Anisotropic Conductive Film). In this paper, we analyzed the process of the NCP for COF (Chip on FPCB) and proposed the key design parameters of the NCP process. Through a series of experiments, we obtained the stable values of the design parameters for successful NCP process.

Effect of Die Attach Process Variation on LED Device Thermal Resistance Property (Die attach 공정조건에 따른 LED 소자의 열 저항 특성 변화)

  • Song, Hye-Jeong;Cho, Hyun-Min;Lee, Seung-Ik;Lee, Cheol-Kyun;Shin, Mu-Hwan
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2007.11a
    • /
    • pp.390-391
    • /
    • 2007
  • LED Packaging 과정 중 Die bond 재료로 Silver epoxy를 사용하여 Packaging 한 후 T3Ster 장비로 열 저항 값(Rth)을 측정하였다. Silver epoxy 의 접착 두께를 조절하여 열 저항 값을 측정하였고, 열전도도 값이 다른 Silver epoxy를 사용하여 열 저항 값을 측정하였다. Silver epoxy 접착 두께가 충분하여 Chip 전면에 고루 분포되었을 경우 그렇지 않은 경우보다 평균 4.8K/W 낮은 13.23K/W의 열 저항 값을 나타내었고, 열전도도가 높은 Silver epoxy 일수록 열전도도가 낮은 재료보다 평균 4.1K/W 낮은 12K/W의 열 저항 값을 나타내었다.

  • PDF

WLP and New System Packaging Technologies

  • WAKABAYASHI Takeshi
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2003.11a
    • /
    • pp.53-58
    • /
    • 2003
  • The Wafer Level Packaging is one of the most important technologies in the semiconductor industry today. Its primary advantages are its small form factor and low cost potential for manufacturing including test procedure. The CASIO's WLP samples, application example and the structure are shown in Fig.1, 2&3. There are dielectric layer , under bump metal, re-distribution layer, copper post , encapsulation material and terminal solder .The key technologies are 'Electroplating thick copper process' and 'Unique wafer encapsulation process'. These are very effective in getting electrical and mechanical advantages of package. (Fig. 4). CASIO and CMK are developing a new System Packaging technology called the Embedded Wafer Level Package (EWLP) together. The active components (semiconductor chip) in the WLP structure are embedded into the Printed Wiring Board during their manufacturing process. This new technical approach has many advantages that can respond to requirements for future mobile products. The unique feature of this EWLP technology is that it doesn't contain any solder interconnection inside. In addition to improved electrical performance, EWLP can enable the improvement of module reliability. (Fig.5) The CASIO's WLP Technology will become the effective solution of 'KGD problem in System Packaging'. (Fig. 6) The EWLP sample shown in Fig.7 including three chips in the WLP form has almost same structure wi_th SoC's. Also, this module technology are suitable for RF and Analog system applications. (Fig. 8)

  • PDF

Development of Semiconductor Packaging Technology using Dicing Die Attach Film

  • Keunhoi, Kim;Kyoung Min, Kim;Tae Hyun, Kim;Yeeun, Na
    • Journal of Sensor Science and Technology
    • /
    • v.31 no.6
    • /
    • pp.361-365
    • /
    • 2022
  • Advanced packaging demands are driven by the need for dense integration systems. Consequently, stacked packaging technology has been proposed instead of reducing the ultra-fine patterns to secure economic feasibility. This study proposed an effective packaging process technology for semiconductor devices using a 9-inch dicing die attach film (DDAF), wherein the die attach and dicing films were combined. The process involved three steps: tape lamination, dicing, and bonding. Following the grinding of a silicon wafer, the tape lamination process was conducted, and the DDAF was arranged. Subsequently, a silicon wafer attached to the DDAF was separated into dies employing a blade dicing process with a two-step cut. Thereafter, one separated die was bonded with the other die as a substrate at 130 ℃ for 2 s under a pressure of 2 kgf and the chip was hardened at 120 ℃ for 30 min under a pressure of 10 kPa to remove air bubbles within the DAF. Finally, a curing process was conducted at 175 ℃ for 2 h at atmospheric pressure. Upon completing the manufacturing processes, external inspections, cross-sectional analyses, and thermal stability evaluations were conducted to confirm the optimality of the proposed technology for application of the DDAF. In particular, the shear strength test was evaluated to obtain an average of 9,905 Pa from 17 samples. Consequently, a 3D integration packaging process using DDAF is expected to be utilized as an advanced packaging technology with high reliability.

Design and Fabrication of MEMS Condenser Microphone Using Wafer Bonding Technology (기판접합기술을 이용한 MEMS 컨덴서 마이크로폰의 설계와 제작)

  • Kwon, Hyu-Sang;Lee, Kwang-Cheol
    • Transactions of the Korean Society for Noise and Vibration Engineering
    • /
    • v.16 no.12 s.117
    • /
    • pp.1272-1278
    • /
    • 2006
  • This paper presents a novel MEMS condenser microphone with rigid backplate to enhance acoustic characteristics. The MEMS condenser microphone consists of membrane and backplate chips which are bonded together by gold-tin(Au/Sn) eutectic solder bonding. The membrane chip has $2.5mm{\times}2.5mm$, 0.5${\mu}m$ thick low stress silicon nitride membrane, $2mm{\times}2mm$ Au/Ni/Cr membrane electrode, and 3${\mu}m$ thick Au/Sn layer. The backplate chip has $2mm{\times}2mm$, 150${\mu}m$ thick single crystal silicon rigid backplate, $1.8mm{\times}1.8mm$ backplate electrode, and air gap, which is fabricated by bulk micromachining and silicon deep reactive ion etching. Slots and $50{\sim}60{\mu}m$ radius circular acoustic holes to reduce air damping are also formed in the backplate chip. The fabricated microphone sensitivity is 39.8 ${\mu}V/Pa$(-88 dB re. 1 V/Pa) at 1 kHz and 28 V polarization voltage. The microphone shows flat frequency response within 1 dB between 20 Hz and 5 kHz.