• Title/Summary/Keyword: Cascaded H-bridge inverter

Search Result 105, Processing Time 0.029 seconds

Development of Selective Harmonic Elimination PWM technique for voltage quality improvement of a single phase Cascaded H-Bridge inverter (단상 Cascaded H-Bridge 인버터의 출력 전압 품질 향상을 위한 선택적 고조파 제거 변조 기법 개발)

  • Bokwon Lee;Jae Suk Lee
    • Journal of IKEEE
    • /
    • v.28 no.3
    • /
    • pp.432-439
    • /
    • 2024
  • This paper introduces an enhanced Selective Harmonic Elimination (SHE) technique of a single-phase Cascaded H-Bridge (CHB) Multilevel Inverter (MLI) for improving the reliability and power quality of a second life battery energy storage system (ESS). The technique involves solving non-linear transcendental equations derived from Fourier series offline to determine the optimal switching angles for the proposed SHE-PWM implementation. These angles are then applied in real-time via a Look-Up Table (LUT). The Levenberg-Marquardt algorithm, an iterative method, is employed in MATLAB to solve the equations and obtain the switching angles. The effectiveness of the proposed method is validated using PLECS simulation software and is compared with other conventional PWM techniques for MLIs.

Design and Research on High-Reliability HPEBB Used in Cascaded DSTATCOM

  • Yang, Kun;Wang, Yue;Chen, Guozhu
    • Journal of Power Electronics
    • /
    • v.15 no.3
    • /
    • pp.830-840
    • /
    • 2015
  • The H-bridge inverter is the fundamental power cell of the cascaded distribution static synchronous compensator (DSTATCOM). Thus, cell reliability is important to the compensation performance and stability of the overall system. The concept of the power electronics building block (PEBB) is an ideal solution for the power cell design. In this paper, an H-bridge inverter-based “plug and play” HPEBB is introduced into the main circuit and the controller to improve the compensation performance and reliability of the device. The section that discusses the main circuit primarily emphasizes the design of electrical parameters, physical structure, and thermal dissipation. The section that presents the controller part focuses on the principle of complex programmable logic device -based universal controller This section also analyzes typical reliability and anti-interference issues. The function and reliability of HPEBB are verified by experiments that are conducted on an HPEBB test-bed and on a 10 kV/± 10 Mvar DSTATCOM industrial prototype.

Converter Utilization Ratio Enhancement in the THD Optimization of Cascaded H-Bridge 7-level Inverters

  • Khamooshi, Reza;Namadmalan, Alireza;Moghani, Javad Shokrollahi
    • Journal of Power Electronics
    • /
    • v.16 no.1
    • /
    • pp.173-181
    • /
    • 2016
  • In this paper, a new technique for harmonic optimization in cascaded H-bridge 7-level inverters is proposed. The suggested strategy is based on minimizing an objective function which simultaneously optimizes the converter utilization and Total Harmonic Distortion (THD). The Switch Utilization Ratio (SUR) is formulized for both the phase and line-line voltages of a 7-level inverter and is considered in the final objective functions. Based upon the SUR formula, utilization ratio enhancement will reduce the value of feeding DC links, which improves the efficiency and lifetime of the circuit components due to lower voltage stresses and losses. In order to achieve more effective solution in different modulation indices, it is assumed that the DC sources can be altered. Experimental validation is presented based on a three-phase 7-level inverter prototype.

A Generalized Space Vector Modulation Scheme Based on a Switch Matrix for Cascaded H-Bridge Multilevel Inverters

  • K.J., Pratheesh;G., Jagadanand;Ramchand, Rijil
    • Journal of Power Electronics
    • /
    • v.18 no.2
    • /
    • pp.522-532
    • /
    • 2018
  • The cascaded H Bridge (CHB) multilevel inverter (MLI) is popular among the classical MLI topologies due to its modularity and reliability. Although space vector modulation (SVM) is the most suitable modulation scheme for MLIs, it has not been used widely in industry due to the higher complexity involved in its implementation. In this paper, a simple and novel generalized SVM algorithm is proposed, which has both reduced time and space complexity. The proposed SVM involves the generalization of both the duty cycle calculation and switching sequence generation for any n-level inverter. In order to generate the gate pulses for an inverter, a generalized switch matrix (SM) for the CHB inverter is also introduced, which further simplifies the algorithm. The algorithm is tested and verified for three-phase, three-level and five-level CHB inverters in simulations and hardware implementation. A comparison of the proposed method with existing SVM schemes shows the superiority of the proposed scheme.

A New Basic Unit for Cascaded Multilevel Inverters with the Capability of Reducing the Number of Switches

  • Laali, Sara;Babaei, Ebrahim;Sharifian, Mohammad Bagher Bannae
    • Journal of Power Electronics
    • /
    • v.14 no.4
    • /
    • pp.671-677
    • /
    • 2014
  • In this paper, a new basic unit is proposed. Then, a cascaded multilevel inverter basded on the series connection of n number of these new basic units is proposed. In order to generate all of the voltage levels (even and odd) at the output, three different algorithms to determine the magnitude of the dc voltage source are proposed. Reductions in the number of power switches, driver circuits and dc voltage sources in addition to increases in the numbr of output voltage levels are some of the advantages of the proposed cascaded multilevel inverter. These results are obtained through a comparison of the proposed inverter and its algorithms with an H-bridge cascaded multilevel inverter from the point of view of the number of power electronic devices. Finally, the capability of the proposed topology with its proposed algorithms in generating all of the voltage levels is verified through experimental results on a laboratorary prototype of a 49-level inverter.

Development of 3,300V 1MVA Multilevel Inverter using Series H-Bridge Cell (3,300V 1MVA H-브릿지 멀티레벨 인버터 개발)

  • 박영민;김연달;이현원;이세현;서광덕
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.8 no.6
    • /
    • pp.478-487
    • /
    • 2003
  • In this paper, a type and special feature of Multi-level inverter used in medium-voltage and high-capacity motor driver is introduced. Especially, a power quality and structural advantages of H-Bridge Multi-level inverter is described. It presented the specific structure of power circuit, design method, controller composition and PWM techniques of the cascaded H-Bridge Multi-level inverter which is developed. The feasibility of the developed product based on 3,300V lMVA 7-level H-bridge inverter was studied by experiments and we get conclusion that 1)generate of near-sinusoidal output voltage; 2)is low dv/dt at output voltage; 3)reduce the harmonic injection at input; Experiment demonstrate that it is very economical in productivity because of using the existing production technique and examination equipment, and has the reliability and a good maintenance due to the structure of Power Cell unit combination as well as low cost IGBT.

Single input source driving of cascaded H-bridge multilevel inverter by using forward converter (포워드 컨버터를 응용한 Cascaded H-Bridge 멀티레벨 인버터의 단일 입력전원 구동)

  • Kim, Sun-Pil;Kang, Feel-Soon
    • Proceedings of the KIEE Conference
    • /
    • 2011.07a
    • /
    • pp.1161-1162
    • /
    • 2011
  • 본 논문에서는 독립된 DC 입력전원을 요구하는 Cascaded H-bridge 멀티레벨 인버터를 단일 입력전원으로 구동시키기 위한 회로 구조를 제안한다. 변압기 포화를 방지하기 위해 채용되는 리센 권선을 가지는 포워드 컨버터의 구조를 변경한 것으로 리셋 권선에 의해 전원으로 회생되는 에너지가 출력단으로 전달되도록 변경된다. 제안된 회로 구조의 입출력전압과 스위치의 도통비와의 관계를 이론적으로 분석하고 시뮬레이션을 통해 타당성을 검증한다.

  • PDF

Novel Level-Shift PWM for Power and Loss Distribution of Cascaded NPC/H-bridge Multi Level Inverter (Cascaded NPC/H-bridge 멀티 레벨 인버터의 전력 및 손실 분배를 위한 새로운 Level-Shift PWM 기법)

  • Ha, Jae-Ok;Kang, Jin-Wook;Hyun, Seung-Wook;Won, Chung-Yuen
    • Proceedings of the KIPE Conference
    • /
    • 2017.07a
    • /
    • pp.270-271
    • /
    • 2017
  • Cascaded NPC/H-bridge 인버터의 기존 Level-Shift PWM에서는 한 stack에서 전력 및 손실 불균형이 발생하게 된다. 이에 따라 손실 불균형을 개선하기 위해 새로운 Level Shift PWM을 개발하였고, PSIM 9.14를 통해 기존의 PWM 기법들과 비교 분석 하였다.

  • PDF

Switching pattern for decreasing switching loss in cascaded H-bridge multilevel PWM inverter controlled by sinusoidal pulse width modulation with multi-carrier waves (다중 반송파 정현 펄스폭 변조방식으로 제어되는 Cascaded H-bridge 멀티레벨 PWM 인버터의 스위칭 손실 저감을 위한 스위칭 패턴)

  • Choi, Jin-sung;Kim, Ki-du;Jung, Bo-chang;Kang, Feel-soon
    • Proceedings of the KIPE Conference
    • /
    • 2012.07a
    • /
    • pp.61-62
    • /
    • 2012
  • 본 논문에서는 다중 반송파 정현 펄스폭 변조방식으로 제어되는 Cascaded H-bridge 멀티레벨 PWM 인버터의 스위칭 손실 저감을 위한 스위칭 패턴을 제안한다. 부하 담당 전력이 상대적으로 큰 H-bridge 모듈의 스위치는 저주파의 기본 출력 전압 레벨을 형성하도록 동작시키며, 부하 담당 전력이 상대적으로 작은 H-bridge 모듈의 스위치는 고주파의 PWM 파형을 기본파에 가감하여 출력전압 파형이 사인파에 가까워지도록 스위칭 패턴을 형성한다. 본 논문에서는 제안된 스위칭 패턴을 PD, APOD 방식의 다중 반송파 정현 펄스폭 변조방식으로 구현하여 Cascaded H-bridge 멀티레벨 PWM 인버터에 적용시키고 실험을 통해 기존의 스위칭 패턴에 비해 스위칭 손실이 개선됨을 증명한다.

  • PDF

Design of a Cascaded H-Bridge Multilevel Inverter Based on Power Electronics Building Blocks and Control for High Performance

  • Park, Young-Min;Ryu, Han-Seong;Lee, Hyun-Won;Jung, Myung-Gil;Lee, Se-Hyun
    • Journal of Power Electronics
    • /
    • v.10 no.3
    • /
    • pp.262-269
    • /
    • 2010
  • This paper proposes a practical design for a Cascaded H-Bridge Multilevel (CHBM) inverter based on Power Electronics Building Blocks (PEBB) and high performance control to improve current control and increase fault tolerance. It is shown that the expansion and modularization characteristics of the CHBM inverter are improved since the individual inverter modules operate more independently, when using the PEBB concept. It is also shown that the performance of current control can be improved with voltage delay compensation and the fault tolerance can be increased by using unbalance three-phase control. The proposed design and control methods are described in detail and the validity of the proposed system is verified experimentally in various industrial fields.