• 제목/요약/키워드: CTE Mismatch

검색결과 43건 처리시간 0.024초

Study on Residual Stress in Viscoelastic Thin Film Using Curvature Measurement Method

  • Im, Young-Tae;Park, Seung-Tae;Park, Tae-Sang;Kim, Jae-Hyun
    • Journal of Mechanical Science and Technology
    • /
    • 제18권1호
    • /
    • pp.12-19
    • /
    • 2004
  • Using LSM (laser scanning method) , the radius of curvature due to thermal deformation in polyimide film coated on Si substrate is measured. Since the polyimide film shows viscoelastic behavior, i.e., the modulus and deformation of the film vary with time and temperature, we estimate the relaxation modulus and the residual stresses of the polyimide film by measuring the radius of curvature and subsequently by performing viscoelastic analysis. The residual stresses relax by an amount of 10% at 100$^{\circ}C$ and 20% at 150$^{\circ}C$ for two hours.

Plating 및 Base metal의 Grain size에 따른 Whisker 성장 영향 분석 (Analysis of the effect on the whisker growth as grain size of plating and base metal)

  • 김수진;장미순;곽계달
    • 대한기계학회:학술대회논문집
    • /
    • 대한기계학회 2008년도 추계학술대회A
    • /
    • pp.1337-1342
    • /
    • 2008
  • The whisker grows at the plating of a lead frame so that it causes the serious problem like the short. To prove this case, many people have studied the cause and influence of the tin whisker growth. This study explains the grain size affects the growth of the whisker in the lead frame. By these studies about the whisker, the whisker growth is discovered by stresses generated by the intermetallic compound and CTE mismatch in both plating and base metal. The stresses or lattice defect generated in the plating process changes grain structure of plating. Consequently, these various stresses are stabilized by forming unspecified whiskers through lots of grain boundaries. Because the grain boundary is the path of the whisker growth, the smaller grain size exists, the more whiskers grow.

  • PDF

기하적 필수 전위에 의한 길이효과를 고려한 입자 강화 알루미늄 복합재의 강도해석 (Strength Analysis of Particle-Reinforced Aluminum Composites with Length-Scale Effect based on Geometrically Necessary Dislocations)

  • 서영성;김용배;이장규
    • 소성∙가공
    • /
    • 제18권6호
    • /
    • pp.482-487
    • /
    • 2009
  • A finite element based microstructural modeling for the size dependent strengthening of particle reinforced aluminum composites is presented. The model accounts explicitly for the enhanced strength in a discretely defined "punched zone" around the particle in an aluminum matrix composite as a result of geometrically necessary dislocations developed through a CTE mismatch. The density of geometrically necessary dislocations is calculated considering volume fraction of the particle. Results show that predicted flow stresses with different particle size are in good agreement with experiments. It is also shown that 0.2% offset yield stresses increases with smaller particles and larger volume fractions and this length-scale effect on the enhanced strength can be observed by explicitly including GND region around the particle. The strengths predicted with the inclusion of volume fraction in the density equation are slightly lower than those without.

기하적 필수 전위에 의한 길이효과를 고려한 입자 강화 복합재의 강도해석 (Strength Analysis of Particle-Reinforced Composites with Length-Scale Effect based on Geometrically Necessary Dislocations)

  • 서영성
    • 한국소성가공학회:학술대회논문집
    • /
    • 한국소성가공학회 2009년도 춘계학술대회 논문집
    • /
    • pp.322-325
    • /
    • 2009
  • An enhanced continuum model for the size dependent strengthening of particle reinforced composites is presented. The model accounts explicitly for the enhanced strength in a discretely defined "punched zone" around the particle in a metal matrix composite as a result of geometrically necessary dislocations developed through a CTE mismatch. The size of the punched zone presents an intrinsic length scale, and this results in the size dependence of the overall behavior of the composite. Results show that predicted 0.2% offset yield stresses are increasing with smaller inclusions and larger volume fractions and this length-scale effect on the enhanced strength can be observed by explicitly including GND region around the particle.

  • PDF

A Low- Viscousity, Highly Thermally Conductive Epoxy Molding Compound (EMC)

  • Bae, Jong-Woo;Kim, Won-Ho;Hwang, Seung-Chul;Choe, Young-Sun;Lee, Sang-Hyun
    • Macromolecular Research
    • /
    • 제12권1호
    • /
    • pp.78-84
    • /
    • 2004
  • Advanced epoxy molding compounds (EMCs) should be considered to alleviate the thermal stress problems caused by low thermal conductivity and high elastic modulus of an EMC and by the mismatch of the coefficient of thermal expansion (CTE) between an EMC and the Si-wafer. Though A1N has some advantages, such as high thermal conductivity and mechanical strength, an A1N-filled EMC could not be applied to commercial products because of its low fluidity and high modules. To solve this problem, we used 2-$\mu\textrm{m}$ fused silica, which has low porosity and spherical shape, as a small size filler in the binary mixture of fillers. When the composition of the silica in the binary filler system reached 0.3, the fluidity of EMC was improved more than twofold and the mechanical strength was improved 1.5 times, relative to the 23-$\mu\textrm{m}$ A1N-filled EMC. In addition, the values of the elastic modules and the dielectric constant were reduced to 90%, although the thermal conductivity of EMC was reduced from 4.3 to 2.5 W/m-K, when compared with the 23-$\mu\textrm{m}$ A1N-filled EMC. Thus, the A1N/silica (7/3)-filled EMC effectively meets the requirements of an advanced electronic packaging material for commercial products, such as high thermal conductivity (more than 2 W/m-K), high fluidity, low elastic modules, low dielectric constant, and low CTE.

FLIP CHIP ON ORGANIC BOARD TECHNOLOGY USING MODIFIED ANISOTROPIC CONDUCTIVE FILMS AND ELECTROLESS NICKEL/GOLD BUMP

  • Yim, Myung-Jin;Jeon, Young-Doo;Paik, Kyung-Wook
    • 마이크로전자및패키징학회지
    • /
    • 제6권2호
    • /
    • pp.13-21
    • /
    • 1999
  • Flip chip assembly directly on organic boards offers miniaturization of package size as well as reduction in interconnection distances resulting in a high performance and cost-competitive Packaging method. This paper describes the investigation of alternative low cost flip-chip mounting processes using electroless Ni/Au bump and anisotropic conductive adhesives/films as an interconnection material on organic boards such as FR-4. As bumps for flip chip, electroless Ni/Au plating was performed and characterized in mechanical and metallurgical point of view. Effect of annealing on Ni bump characteristics informed that the formation of crystalline nickel with $Ni_3$P precipitation above $300^{\circ}C$ causes an increase of hardness and an increase of the intrinsic stress resulting in a reliability limitation. As an interconnection material, modified ACFs composed of nickel conductive fillers for electrical conductor and non-conductive inorganic fillers for modification of film properties such as coefficient of thermal expansion(CTE) and tensile strength were formulated for improved electrical and mechanical properties of ACF interconnection. The thermal fatigue life of ACA/F flip chip on organic board limited by the thermal expansion mismatch between the chip and the board could be increased by a modified ACA/F. Three ACF materials with different CTE values were prepared and bonded between Si chip and FR-4 board for the thermal strain measurement using moire interferometry. The thermal strain of ACF interconnection layer induced by temperature excursion of $80^{\circ}C$ was decreased with decreasing CTEs of ACF materials.

  • PDF

저융점 Sn-Bi 솔더의 신뢰성 개선 연구 (Improvement of Reliability of Low-melting Temperature Sn-Bi Solder)

  • 정민성;김현태;윤정원
    • 마이크로전자및패키징학회지
    • /
    • 제29권2호
    • /
    • pp.1-10
    • /
    • 2022
  • 최근 반도체 소자는 모바일 전자제품과 wearable 및 flexible한 소자와 기판의 다양한 활용으로 많은 분야에서 폭넓게 사용되고 있다. 이들 반도체 칩 접합 공정 중 기판과 솔더의 열팽창 계수(CTE)의 차이와 기판 및 부품 전체에 인가되는 과도한 열 영향은 소자의 성능 및 신뢰성에 영향을 주며, 최종적으로 휨(warpage) 현상 및 장기 신뢰성 저하 등을 초래한다. 이러한 문제점을 개선하기 위해 저온에서 공정이 가능한 저융점 솔더에 대한 연구가 활발히 진행되고 있다. Sn-Bi, Sn-In 등 다양한 저융점 솔더 합금 중 Sn-Bi 솔더는 높은 항복 강도, 적절한 기계적 특성 및 저렴한 가격 등의 이점이 있어 유망한 저온 솔더로 각광받고 있다. 그러나 Bi의 높은 취성 특성 등 단점으로 인해 솔더 합금의 개선이 필요하다. 본 review 논문에서는 다양한 미량 원소와 입자를 첨가하여 Sn-Bi 소재의 기계적 특성 개선을 위한 연구 동향을 소개하며 이를 비교 분석하였다.

Critical Cleaning Requirements for Flip Chip Packages

  • Bixenman, Mike;Miller, Erik
    • 한국마이크로전자및패키징학회:학술대회논문집
    • /
    • 한국마이크로전자및패키징학회 2000년도 Proceedings of 5th International Joint Symposium on Microeletronics and Packaging
    • /
    • pp.43-55
    • /
    • 2000
  • In traditional electronic packages the die and the substrate are interconnected with fine wire. Wire bonding technology is limited to bond pads around the peripheral of the die. As the demand for I/O increases, there will be limitations with wire bonding technology. Flip chip technology eliminates the need for wire bonding by redistributing the bond pads over the entire surface of the die. Instead of wires, the die is attached to the substrate utilizing a direct solder connection. Although several steps and processes are eliminated when utilizing flip chip technology, there are several new problems that must be overcome. The main issue is the mismatch in the coefficient of thermal expansion (CTE) of the silicon die and the substrate. This mismatch will cause premature solder Joint failure. This issue can be compensated for by the use of an underfill material between the die and the substrate. Underfill helps to extend the working life of the device by providing environmental protection and structural integrity. Flux residues may interfere with the flow of underfill encapsulants causing gross solder voids and premature failure of the solder connection. Furthermore, flux residues may chemically react with the underfill polymer causing a change in its mechanical and thermal properties. As flip chip packages decrease in size, cleaning becomes more challenging. While package size continues to decrease, the total number of 1/0 continue to increase. As the I/O increases, the array density of the package increases and as the array density increases, the pitch decreases. If the pitch is decreasing, the standoff is also decreasing. This paper will present the keys to successful flip chip cleaning processes. Process parameters such as time, temperature, solvency, and impingement energy required for successful cleaning will be addressed. Flip chip packages will be cleaned and subjected to JEDEC level 3 testing, followed by accelerated stress testing. The devices will then be analyzed using acoustic microscopy and the results and conclusions reported.

  • PDF

Reliability of System in Packages

  • Gao, Shan;Hong, Ju-Pyo;Kim, Tae-Hyun;Choi, Seog-Moon;Yi, Sung
    • 한국마이크로전자및패키징학회:학술대회논문집
    • /
    • 한국마이크로전자및패키징학회 2006년도 ISMP 2006
    • /
    • pp.67-73
    • /
    • 2006
  • A system in package (SiP) generally contains a variety of systems such as analog, digital, optical and micro-electro-mechanical systems, integrated in a system-level package connected through a substrate. However, there are many electrical and mechanical reliability issues including the reliability issue for embedded structures. A mismatch of thermal coefficients of expansion among packaging materials and devices can lead to warping or delamination in the package. In this study, the effect of material properties of underfill, such as Young's modulus and CTE, are investigated through FEM simulation. Experimental investigation on the warpage of the package is also carried out to verify the simulation results. The results show that the reliability of the system in package is closely related to the material properties of underfill. The results of this study provide a good guidance for the material selection when designing the system in package.

  • PDF

Characterization of Low-temperature SU-8 Negative Photoresist Processing for MEMS Applications

  • May Gary S.;Han, Seung-Soo;Hong, Sang-Jeen
    • Transactions on Electrical and Electronic Materials
    • /
    • 제6권4호
    • /
    • pp.135-139
    • /
    • 2005
  • In this paper, negative SU-8 photoresist processed at low temperature is characterized in terms of delamination. Based on a $3^3$ factorial designed experiment, 27 samples are fabricated, and the degree of delamination is measured for each. In addition, nine samples are fabricated for the purpose of verification. Employing the. neural network modeling technique, a process model is established, and response surfaces are generated to investigate degree of delamination associated with three process parameters: post exposure bake (PEB) temperature, PEB time, and exposure energy. From the response surfaces generated, two significant parameters associated with delamination are identified, and their effects on delamination are analyzed. Higher PEB temperature at a fixed PEB time results in a greater degree of delamination. In addition, a higher dose of exposure energy lowers the temperature at which the delamination begins and also results in a larger degree of delamination. These results identify acceptable ranges of the three process variables to avoid delamination of SU-8 film, which in turn might lead to potential defects in MEMS device fabrication.