• Title/Summary/Keyword: 3D stacking

Search Result 209, Processing Time 0.031 seconds

Optimal pressure and temperature for Cu-Cu direct bonding in three-dimensional packaging of stacked integrated circuits

  • Seunghyun Yum;June Won Hyun
    • Journal of the Korean institute of surface engineering
    • /
    • v.56 no.3
    • /
    • pp.180-184
    • /
    • 2023
  • Scholars have proposed wafer-level bonding and three-dimensional (3D) stacked integrated circuit (IC) and have investigated Cu-Cu bonding to overcome the limitation of Moore's law. However, information about quantitative Cu-Cu direct-bonding conditions, such as temperature, pressure, and interfacial adhesion energy, is scant. This study determines the optimal temperature and pressure for Cu-Cu bonding by varying the bonding temperature to 100, 150, 200, 250, and 350 ℃ and pressure to 2,303 and 3,087 N/cm2. Various conditions and methods for surface treatment were performed to prevent oxidation of the surface of the sample and remove organic compounds in Cu direct bonding as variables of temperature and pressure. EDX experiments were conducted to confirm chemical information on the bonding characteristics between the substrate and Cu to confirm the bonding mechanism between the substrate and Cu. In addition, after the combination with the change of temperature and pressure variables, UTM measurement was performed to investigate the bond force between the substrate and Cu, and it was confirmed that the bond force increased proportionally as the temperature and pressure increased.

3-D Hetero-Integration Technologies for Multifunctional Convergence Systems

  • Lee, Kang-Wook
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.22 no.2
    • /
    • pp.11-19
    • /
    • 2015
  • Since CMOS device scaling has stalled, three-dimensional (3-D) integration allows extending Moore's law to ever high density, higher functionality, higher performance, and more diversed materials and devices to be integrated with lower cost. 3-D integration has many benefits such as increased multi-functionality, increased performance, increased data bandwidth, reduced power, small form factor, reduced packaging volume, because it vertically stacks multiple materials, technologies, and functional components such as processor, memory, sensors, logic, analog, and power ICs into one stacked chip. Anticipated applications start with memory, handheld devices, and high-performance computers and especially extend to multifunctional convengence systems such as cloud networking for internet of things, exascale computing for big data server, electrical vehicle system for future automotive, radioactivity safety system, energy harvesting system and, wireless implantable medical system by flexible heterogeneous integrations involving CMOS, MEMS, sensors and photonic circuits. However, heterogeneous integration of different functional devices has many technical challenges owing to various types of size, thickness, and substrate of different functional devices, because they were fabricated by different technologies. This paper describes new 3-D heterogeneous integration technologies of chip self-assembling stacking and 3-D heterogeneous opto-electronics integration, backside TSV fabrication developed by Tohoku University for multifunctional convergence systems. The paper introduce a high speed sensing, highly parallel processing image sensor system comprising a 3-D stacked image sensor with extremely fast signal sensing and processing speed and a 3-D stacked microprocessor with a self-test and self-repair function for autonomous driving assist fabricated by 3-D heterogeneous integration technologies.

Synthesis and Characterization of Silica Composite for Digital Light Processing (광경화 3D 프린팅 공정을 위한 실리카 복합소재 합성 및 특성 분석)

  • Lee, Jin-Wook;Nahm, Sahn;Hwang, Kwang-Taek;Kim, Jin-Ho;Kim, Ung-Soo;Han, Kyu-Sung
    • Korean Journal of Materials Research
    • /
    • v.29 no.1
    • /
    • pp.23-29
    • /
    • 2019
  • Three-dimensional(3D) printing is a process for producing complex-shaped 3D objects by repeatedly stacking thin layers according to digital information designed in 3D structures. 3D printing can be classified based on the method and material of additive manufacturing process. Among the various 3D printing methods, digital light processing is an additive manufacturing technique which can fabricate complex 3D structures with high accuracy. Recently, there have been many efforts to use ceramic material for an additive manufacturing process. Generally, ceramic material shows low processability due to its high hardness and strength. The introduction of additive manufacturing techniques into the fabrication of ceramics will improve the low processability and enable the fabrication of complex shapes and parts. In this study, we synthesize silica composite material that can be applied to digital light processing. The rheological and photopolymeric properties of the synthesized silica composite are investigated in detail. 3D objects are also successfully produced using the silica composite and digital light processing.

Effective Cu Filling Method to TSV for 3-dimensional Si Chip Stacking (3차원 Si칩 실장을 위한 효과적인 Cu 충전 방법)

  • Hong, Sung Chul;Jung, Do Hyun;Jung, Jae Pil;Kim, Wonjoong
    • Korean Journal of Metals and Materials
    • /
    • v.50 no.2
    • /
    • pp.152-158
    • /
    • 2012
  • The effect of current waveform on Cu filling into TSV (through-silicon via) and the bottom-up ratio of Cu were investigated for three dimensional (3D) Si chip stacking. The TSV was prepared on an Si wafer by DRIE (deep reactive ion etching); and its diameter and depth were 30 and $60{\mu}m$, respectively. $SiO_2$, Ti and Au layers were coated as functional layers on the via wall. The current waveform was varied like a pulse, PPR (periodic pulse reverse) and 3-step PPR. As experimental results, the bottom-up ratio by the pulsed current decreased with increasing current density, and showed a value of 0.38 on average. The bottom-up ratio by the PPR current showed a value of 1.4 at a current density of $-5.85mA/cm^2$, and a value of 0.91 on average. The bottom-up ratio by the 3-step PPR current increased from 1.73 to 5.88 with time. The Cu filling by the 3-step PPR demonstrated a typical bottom-up filling, and gave a sound filling in a short time.

Ultimate Heterogeneous Integration Technology for Super-Chip (슈퍼 칩 구현을 위한 헤테로집적화 기술)

  • Lee, Kang-Wook
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.17 no.4
    • /
    • pp.1-9
    • /
    • 2010
  • Three-dimensional (3-D) integration is an emerging technology, which vertically stacks and interconnects multiple materials, technologies, and functional components such as processor, memory, sensors, logic, analog, and power ICs into one stacked chip to form highly integrated micro-nano systems. Since CMOS device scaling has stalled, 3D integration technology allows extending Moore's law to ever high density, higher functionality, higher performance, and more diversed materials and devices to be integrated with lower cost. The potential benefits of 3D integration can vary depending on approach; increased multifunctionality, increased performance, increased data bandwidth, reduced power, small form factor, reduced packaging volume, increased yield and reliability, flexible heterogeneous integration, and reduced overall costs. It is expected that the semiconductor industry's paradiam will be shift to a new industry-fusing technology era that will offer tremendous global opportunities for expanded use of 3D based technologies in highly integrated systems. Anticipated applications start with memory, handheld devices, and high-performance computers and extend to high-density multifunctional heterogeneous integration of IT-NT-BT systems. This paper attempts to introduce new 3D integration technologies of the chip self-assembling stacking and 3D heterogeneous opto-electronics integration for realizng the super-chip.

Design of a Composite Propeller Shaft with the Reduced Weights and Improved NVH (경량화 및 NVH 향상을 위한 복합재료 프로펠러 축의 설계)

  • Yoon, Hyung-Seok;Kim, Cheol;Moon, Myung-Soo;Oh, Sang-Yeob
    • Transactions of the Korean Society of Automotive Engineers
    • /
    • v.11 no.1
    • /
    • pp.151-159
    • /
    • 2003
  • The front 2 pieces of the 3-piece steel propeller shaft installed on a 8.5-ton truck were redesigned with a 1 -piece composite propeller shaft with steel yokes and spline parts to get the reduction of weight and the improvement of NVH characteristics. Based on the analysis of bending vibration, strength and cure-induced residual stresses of the composite propeller shaft, proper composite materials and stacking sequences were selected. The composite propeller shaft requires a reliable joining method between the shaft and steel end parts through a steel connector. From 3-D contact stress analyses of the laminated composite shaft with bolted Joints, the 3-row mechanical joint which satisfies the torque transmission capability has been designed. Several full-scale composite shafts were fabricated and tested to verify the design analyses. The design requirements are shown to be satisfied. With the newly designed composite shaft, the weight reduction more than 50% and improvements in NVH characteristics have been achieved.

Development of High-Quality LTCC Solenoid Inductor using Solder ball and Air Cavity for 3-D SiP

  • Bae, Hyun-Cheol;Choi, Kwang-Seong;Eom, Yong-Sung;Kim, Sung-Chan;Lee, Jong-Hyun;Moon, Jong-Tae
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.16 no.4
    • /
    • pp.5-8
    • /
    • 2009
  • In this paper, a high-quality low-temperature co-fired ceramic (LTCC) solenoid inductor using a solder ball and an air cavity on a silicon wafer for three-dimensional (3-D) system-in-package (SiP) is proposed. The LTCC multi-layer solenoid inductor is attached using Ag paste and solder ball on a silicon wafer with the air cavity structure. The air cavity is formed on a silicon wafer through an anisotropic wet-etching technology and is able to isolate the LTCC dielectric loss which is equivalent to a low k material effect. The electrical coupling between the metal layer and the LTCC dielectric layer is decreased by adopting the air cavity. The LTCC solenoid inductor using the solder ball and the air cavity on silicon wafer has an improved Q factor and self-resonant frequency (SRF) by reducing the LTCC dielectric resistance and parasitic capacitance. Also, 3-D device stacking technologies provide an effective path to the miniaturization of electronic systems.

  • PDF

Manufacturing yield challenges for wafer-to-wafer integration (Wafer-to-Wafer Integration을 위한 생산수율 챌린지에 대한 연구)

  • Kim, Sarah Eunkyung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.20 no.1
    • /
    • pp.1-5
    • /
    • 2013
  • Wafer-to-Wafer (W2W) integration technology is an emerging technology promising many benefits, such as reduced size, improved performance, reduced power, lower cost, and divergent integration. As the maturity of W2W technology progresses, new applications will become more viable. However, at present the cost for W2W integration is still very high and both manufacturing yield and reliability issues have not been resolved yet for high volume manufacturing (HVM). Especially for WTW integration resolving compound yield issue can be a key factor for HVM. To have the full benefits of WTW integration technology more than simple wafer stacking technologies are necessary. In this paper, the manufacturing yield for W2W integration is described and the challenges of WTW integration will be discussed.

Through Silicon Stack (TSS) Assembly for Wide IO Memory to Logic Devices Integration and Its Signal Integrity Challenges

  • Shin, Jaemin;Kim, Dong Wook
    • The Proceeding of the Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.24 no.2
    • /
    • pp.51-57
    • /
    • 2013
  • The current expanding mobile markets incessantly demands small form factor, low power consumption and high aggregate throughput for silicon-level integration such as memory to logic system. One of emerging solution for meeting this high market demand is 3D through silicon stacking (TSS) technology. Main challenges to bring 3D TSS technology to the volume production level are establishing a cost effective supply chain and building a reliable manufacturing processes. In addition, this technology inherently help increase number of IOs and shorten interconnect length. With those benefits, however, potential signal and power integrity risks are also elevated; increase in PDN inductance, channel loss on substrate, crosstalk and parasitic capacitance. This paper will report recent progress of wide IO memory to high count TSV logic device assembly development work. 28 nm node TSV test vehicles were fabricated by the foundry and assembled. Successful integration of memory wide IO chip with less than a millimeter package thickness form factor was achieved. For this successful integration, we discussed potential signal and power integrity challenges. This report demonstrated functional wide IO memory to 28 nm logic device assembly using 3D package architecture with such a thin form factor.

A Study on Generation and Operation of Dynamic Pattern at Micro-stereolithography using $DMD^{TM}$ ($DMD^{TM}$를 이용한 마이크로 광 조형 시스템에서 다이나믹 패턴 생성 및 구동에 관한 연구)

  • Kim H.S.;Choi J.W.;Ha Y.M.;Kwon B.H.;Won M.H.;Lee S.H.
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2005.06a
    • /
    • pp.1214-1218
    • /
    • 2005
  • As demands for precision parts are increased, existing methods to fabricate them such as MEMS, LIGA technology have the technical limitations like high precision, high functionality and ultra miniaturization. A micro-stereolithography technology based on $DMD^{TM}$(Digital Micromirror Device) can meet these demands. In this technology, STL file is the standard format as the same of conventional rapid prototyping system, and 3D part is fabricated by stacking layers that are sliced as 2D section from STL file. Whereas in conventional method, the resin surface is cured as scanning laser beam spot according to the section shape, but in this research, we use integral process which enables to cure the resin surface at one time. In this paper, we deal with the dynamic pattern generation and $DMD^{TM}$ operation to fabricate micro structures. Firstly, we address effective slicing method of STL file, conversion to bitmap, and dynamic pattern generation. Secondly, we suggest $DMD^{TM}$ operation and optimal support manufacturing for $DMD^{TM}$ mounting. Thirdly, we examine the problems on continuous stacking layers, and their improvements in software aspects.

  • PDF