• Title/Summary/Keyword: 적응형 바이어스

Search Result 20, Processing Time 0.026 seconds

High PAE Power Amplifier Using Adaptive Bias Control Circuit for Wireless Power Transmission (적응형 바이어스 조절 회로를 사용한 무선에너지 전송용 고효율 전력증폭기)

  • Hwang, Hyunwook;Seo, Chulhun
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.49 no.10
    • /
    • pp.43-46
    • /
    • 2012
  • In this paper, high efficiency power amplifier is implemented with high gain amplifier. Two-stage amplifier using adaptive bias control circuit improve efficiency at low input power. Fixed bias circuit and adaptive bias circuit both have about 76 % efficiency at maximum power level. However amplifier using an adaptive bias control circuit has 70 % at 6 dBm input power level when the amplifier using fixed bias circuit has 50%. The proposed power amplifier using the adaptive bias control circuit can have high efficiency at lower power level.

High Gain and High Efficiency Class-E Power Amplifier Using Controlling Drain Bias for WPT (드레인 조절회로를 이용한 무선전력전송용 고이득 고효율 Class-E 전력증폭기 설계)

  • Kim, Sanghwan;Seo, Chulhun
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.51 no.9
    • /
    • pp.41-45
    • /
    • 2014
  • In this paper, a high-efficiency power amplifier is implemented by using a drain bias control circuit operated at low input power for WPT(Wireless Power Transfer). Adaptive bias control circuit was added to high-efficiency class-E amplifier. It was possible to obtain the overall improvement in efficiency by adjusting the drain bias at low input power. The proposed adaptive class-E amplifier is implemented by using the input and output matching network and serial resonant circuit for improvement in efficiency. Drain bias control circuit consists of a directional coupler, power detector, and operational amplifier for adjusting the drain bias according to the input power. The measured results show that output powers of 41.83 dBm were obtained at 13.56 MHz. At this frequency, we have obtained the power added efficiency(PAE) of 85.67 %. It was confirmed increase of PAE of an average of 8 % than the fixed bias from the low input power level of 0 dBm ~ 6 dBm.

Research on PAE and Linearity of Doherty Amplifier Using Adaptive Bias and PBG Structure (적응형 바이어스와 PBG를 이용한 Doherty 전력 증폭기 전력효율과 선형성 개선에 관한 연구)

  • Lee Wang-Yeol;Seo Chul-Hun
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.16 no.8 s.99
    • /
    • pp.777-782
    • /
    • 2005
  • In this paper, adaptive bias circuit and PBG structure have been employed to suppress IMD(Inter-Modulation Distortion) and improve PAE(Power Added Efficiency) of the Doherty amplifier. Gate bias voltage has been controlled with the envelope of the input RF signal and PBG structure has been employed on the output port of Doherty amplifier. The proposed power amplifier using adaptive bias circuit and PBG has been improved the $IMD_3$ by 7.5 dBc, and the average PAR by $12\%$, respectively.

The Study on Multi-band Mixer for Adaptive Radar (적응형 레이다를 위한 다중대역 혼합기에 관한 연구)

  • Go, Min-Ho;Kang, Se-Byeok
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.16 no.6
    • /
    • pp.1053-1058
    • /
    • 2021
  • This paper presents the multi-band mixer which converts a X-, K- and Ka-band adaptively by adjusting the gate-bias voltage of an active device. The proposed mixer presented a conversion loss of -10 dB at -0.8 V gate-bias voltage for X-band, a conversion loss of -9 dB at -0.3 V gate-bias voltage for K-band and for Ka-band, a conversion loss of -7 dB at -0.2 V gate-bias voltage under the LO power of +6.0 dBm. The 1dB compression point (P1dB) is +0.5 dBm for all band.

The Nonlinear State Estimation of the Aircraft using the Adaptive Extended Kalman Filter (적응형 확장 칼만 필터를 이용한 항공기의 비선형 상태추정)

  • Jong Chul Kim;Sang Jong Lee;Anatol A. Tunik
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.5 no.2
    • /
    • pp.158-165
    • /
    • 1999
  • 비행시험을 통해 획득한 데이터의 해석과정에서 대상 항공기의 크기가 소형인 경우에는 엔진진동이나 외부의 교란에 의한 잡음이나 바이어스 등의 강도가 높기 때문에 데이터의 처리과정에서 많은 문제점을 산출하게 된다. 이와 같은 문제점을 해결하기 위해 상태추정 알고리즘이 사용되며, 본 논문에서는 항공기의 비선형 세로운동 방정식의 경우에 확장형 칼만 필터를 적용하여 항공기 세로운동의 상태변수들을 추정하였으며, 또한 확률근사과정, 이노베이션에 대한 궤환 적응 등 적응형 칼만 필터를 사용하여 수렴속도와 정확도 둥을 향상시킨 알고리즘을 제안하고 그 결과를 나타내었다.

  • PDF

A Highly Linear and Efficient DMB CMOS Power Amplifier with Adaptive Bias Control and 2nd Harmonic Termination circuit (적응형 바이어스 조절 회로와 2차 고조파 종단 회로를 이용한 고선형성 고효율 DMB CMOS 전력증폭기)

  • Choi, Jae-Won;Seo, Chul-Hun
    • Journal of the Institute of Electronics Engineers of Korea TC
    • /
    • v.44 no.1
    • /
    • pp.32-37
    • /
    • 2007
  • A DMB CMOS power amplifier (PA) with high efficiency and linearity is present. For this work, a 0.13-um standard CMOS process is employed and all components of the proposed PA are fully integrated into one chop including output matching network and adaptive bias control circuit. To improve the efficiency and linearity simultaneously, an adaptive bias control circuit is adopted along with second harmonic termination circuit at the drain node. The PA is shown a $P_{1dB}$ of 16.64 dBm, power added efficiency (PAE) of 38.31 %, and power gain of 24.64 dB, respectively. The third-order intermodulation (IMD3) and the fifth-order intermodulation (IMD5) have been -24.122 dBc and -37.156 dBc, respectively.

Design of High Efficiency Doherty Power Amplifier Using Adaptive Bias Technique for Wibro Applications (적응형 바이어스 기법을 이용한 와이브로용 고효율 도허티 전력증폭기 설계)

  • Oh, Chung-Gyun;Choi, Jae-Hong;Koo, Kyung-Heon
    • Journal of Advanced Navigation Technology
    • /
    • v.9 no.2
    • /
    • pp.164-169
    • /
    • 2005
  • In this paper, the high efficiency Doherty power amplifier using adaptive bias technique has been designed and realized for 2.3GHz Wibro applications. The RF performances of the Doherty power amplifier using adaptive bias technique have been compared with those of a class AB amplifier alone, and conventional Doherty amplifier. The Maximum PAE of designed Doherty power amplifier with adaptive bias technique has been 36.6% at 34.0dBm output power. The proposed Doherty power amplifier showed an improvement 1dB at output power and 7.6% PAE than a class AB amplifier alone.

  • PDF

Design of a new adaptive circuit to compensate for aging effects of nanometer digital circuits (나노미터 디지털회로의 노화효과를 보상하기위한 새로운 적응형 회로 설계)

  • Kim, Kyung Ki
    • Journal of Korea Society of Industrial Information Systems
    • /
    • v.18 no.6
    • /
    • pp.25-30
    • /
    • 2013
  • In nanoscale MOSFET technology, aging effects such as Negative Bias Temperature Instability(NBTI), Hot carrier Injection(HCI), Time Dependent Dielectric Breakdown (TDDB) and so on which affect circuit reliability can lead to severe degradation of digital circuit performance. Therefore, this paper has proposed the adaptive compensation circuit to overcome the aging effects of digital circuits. The proposed circuit deploys a power gating structure with variable power switch width and variable forward body-biasing voltage in order to adaptively compensate for aging induced performance degradation, and has been designed in 45nm technology.

Compensation of the Non-linearity of the Audio Power Amplifier Converged with Digital Signal Processing Technic (디지털 신호 처리 기술을 융합한 음향 전력 증폭기의 비선형 보상)

  • Eun, Changsoo;Lee, Yu-chil
    • Journal of the Korea Convergence Society
    • /
    • v.7 no.3
    • /
    • pp.77-85
    • /
    • 2016
  • We propose a digital signal processing technic that can compensate the non-linearity inherent in audio amplifiers, and present the result of the simulation. The inherent non-linearity of the audio power amplifier arising from analog devices is compensated via a digital signal processing technic consisting of indirect learning architecture and an adaptive filter. The simulation results show that the compensator can be realized using a third-order polynomial and compensates odd-order non-linearity efficiently. The even-oder non-linearity is mainly due to the dc offset at the output, which is difficult to eliminate with the proposed method. Care must be taken in designing the bias circuit to avoid the DC offset at the output. The proposed technic has significance in that digital signal processing technic can compensate for the impairment that is an inherent characteristic of an analog system.