• Title/Summary/Keyword: $SiO_2/Si$ interface

Search Result 590, Processing Time 0.026 seconds

SiC/SiO2 Interface Characteristics in N-based 4H-SiC MOS Capacitor Fabricated with PECVD and NO Annealing Processes (PECVD와 NO 어닐링 공정을 이용하여 제작한 N-based 4H-SiC MOS Capacitor의 SiC/SiO2 계면 특성)

  • Song, Gwan-Hoon;Kim, Kwang-Soo
    • Journal of IKEEE
    • /
    • v.18 no.4
    • /
    • pp.447-455
    • /
    • 2014
  • In this research, n-based 4H-MOS Capacitor was fabricated with PECVD (plasma enhanced chemical vapor deposition) process for improving SiC/$SiO_2$ interface properties known as main problem of 4H-SiC MOSFET. To overcome the problems of dry oxidation process such as lower growth rate, high interface trap density and low critical electric field of $SiO_2$, PECVD and NO annealing processes are used to MOS Capacitor fabrication. After fabrication, MOS Capacitor's interface properties were measured and evaluated by hi-lo C-V measure, I-V measure and SIMS. As a result of comparing the interface properties with the dry oxidation case, improved interface and oxide properties such as 20% reduced flatband voltage shift, 25% reduced effective oxide charge density, increased oxide breakdown field of 8MV/cm and best effective barrier height of 1.57eV, 69.05% reduced interface trap density in the range of 0.375~0.495eV under the conduction band are observed.

Removal of Interface State Density of SiO2/Si Structure by Nitric Acid Oxidation Method (질산산화법을 이용한 SiO2/Si 구조의 계면결함 제거)

  • Choi, Jaeyoung;Kim, Doyeon;Kim, Woo-Byoung
    • Korean Journal of Materials Research
    • /
    • v.28 no.2
    • /
    • pp.118-123
    • /
    • 2018
  • 5 nm-thick $SiO_2$ layers formed by plasma-enhanced chemical vapor deposition (PECVD) are densified to improve the electrical and interface properties by using nitric acid oxidation of Si (NAOS) method at a low temperature of $121^{\circ}C$. The physical and electrical properties are clearly investigated according to NAOS times and post-metallization annealing (PMA) at $250^{\circ}C$ for 10 min in 5 vol% hydrogen atmosphere. The leakage current density is significantly decreased about three orders of magnitude from $3.110{\times}10^{-5}A/cm^2$ after NAOS 5 hours with PMA treatment, although the $SiO_2$ layers are not changed. These dramatically decreases of leakage current density are resulted from improvement of the interface properties. Concentration of suboxide species ($Si^{1+}$, $Si^{2+}$ and $Si^{3+}$) in $SiO_x$ transition layers as well as the interface state density ($D_{it}$) in $SiO_2/Si$ interface region are critically decreased about 1/3 and one order of magnitude, respectively. The decrease in leakage current density is attributed to improvement of interface properties though chemical method of NAOS with PMA treatment which can perform the oxidation and remove the OH species and dangling bond.

A Study on the Si-SiO$_2$Interface Traps of the Degraded SONOSFET Nonveolatile Memories with the Charge Pumping Techniques (Charge Pumping 기술을 응용한 열화된 SONOSFET 비휘발성 기억소자의 Si-SiO$_2$ 계면트랩에 관한 연구)

  • 김주열;김선주;이성배;이상배;서광열
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1994.11a
    • /
    • pp.59-64
    • /
    • 1994
  • The Si-SiO$_2$interface trpas of the degraded short-channel SONOSFET memory devices were investigated using the charge pumping techniques. The degradation of devices with write/erase cycle appeared as the increase of the Si-SiO$_2$interface trap density. In order to determine the capture cross-section of the interface trap. I$\_$CP/-V$\_$GL/ characteristic curves were measured at different temperatures. Also, the spatial distributions of Si-SiO$_2$interface trap were examined by the variable-reverse bias boltage method.

A Study on the Characteristics of Si-$SiO_2$ interface in Short channel SONOSFET Nonvolatile Memories (Short channel SONOSFET 비휘발성 기억소자의 Si-$SiO_2$ 계면특성에 관한 연구)

  • Kim, Hwa-Mok;Yi, Sang-Bae;Seo, Kwang-Yell;Kang, Chang-Su
    • Proceedings of the KIEE Conference
    • /
    • 1993.07b
    • /
    • pp.1268-1270
    • /
    • 1993
  • In this study, the characteristics of Si-$SiO_2$ interface and its degradation in short channel SONOSFET nonvolatile memory devices, fabricated by 1Mbit CMOS process($1.2{\mu}m$ design rule), with $65{\AA}$ blocking oxide layer, $205{\AA}$ nitride layer, and $30{\AA}$ tunneling oxide layer on the silicon wafer were investigated using the charge pumping method. For investigating the Si-$SiO_2$ interface characteristics before and after write/erase cycling, charge pumping current characteristics with frequencies, write/erase cycles, as a parameters, were measured. As a result, average Si-$SiO_2$ interface trap density and mean value of capture cross section were determined to be $1.203{\times}10^{11}cm^{-2}eV^{-1}\;and\;2.091{\times}10^{16}cm^2$ before write/erase cycling, respectively. After cycling, when the write/erase cycles are $10^4$, average $Si-SiO_2$ interface trap density was $1.901{\times}10^{11}cm^{-2}eV^{-1}$. Incresing write/erase cycles beyond about $10^4$, Si-$SiO_2$ interface characteristics with write/erase cycles was increased logarithmically.

  • PDF

Molecular Dynamics Simulation of Al2O3 Grain Boundaries with CaAl2Si2O8 as Interface Phase (CaAl2Si2O8를 입계상으로 가지는 Al2O3 계면의 분자동력학 시뮬레이션)

  • Shin, Soon-Gi
    • Korean Journal of Materials Research
    • /
    • v.16 no.2
    • /
    • pp.92-98
    • /
    • 2006
  • Molecular dynamics simulations were performed to study interface structures between an $Al_2O_3$ crystalline phase and a interface phase of $CaAl_2Si_2O_8$. We calculated atomic structures and excess interface energies in systems with different thicknesses of the interface film. It was found that excess interface energies at first readily decreased with increasing film thickness, but increased for larger thicknesses of more than 2 nm. The excess energies of $Al_2O_3/CaAl_2Si_2O_8$ interfaces exhibit a minimum at a thickness around 1 nm. In this range of film thicknesses, the atoms in the interface film show a short-range ordered structure and slow diffusion rather than the random structure and rapid diffusion expected to an observation of an equilibrium thickness for interface films in ceramics.

Effect of Post-Metallization Anneal (PMA) on Interface Trap Density of Si-$SiO_2$ (금속후 어닐링 방법이 Si-$SiO_2$ 계면 전하 농도에 미치는 영향)

  • Jung, Jong-Wan
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2007.11a
    • /
    • pp.157-158
    • /
    • 2007
  • Effects of post-metallization anneal (PMA) on interface trap characteristics of Si-$SiO_2$ are studied. The conventional PMA method utilizes forming gas anneal, where 10% hydrogen in nitrogen atmosphere is used. A new PMA method utilizes hydrogen rich PECVD- silicon nitride $(SiN_x)$ film as a hydrogen diffusion source and a out-diffusion blocking layer. It can be shown through charge pumping current measurement that the new PMA is indeed effective to decrease Si-$SiO_2$ interface trap density.

  • PDF

Al2O3/SiO2/Si(100) interface properties using wet chemical oxidation for solar cell applications

  • Min, Kwan Hong;Shin, Kyoung Cheol;Kang, Min Gu;Lee, Jeong In;Kim, Donghwan;Song, Hee-eun
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.418.2-418.2
    • /
    • 2016
  • $Al_2O_3$ passivation layer has excellent passivation properties at p-type Si surface. This $Al_2O_3$ layer forms thin $SiO_2$ layer at the interface. There were some studies about inserting thermal oxidation process to replace naturally grown oxide during $Al_2O_3$ deposition. They showed improving passivation properties. However, thermal oxidation process has disadvantage of expensive equipment and difficult control of thin layer formation. Wet chemical oxidation has advantages of low cost and easy thin oxide formation. In this study, $Al_2O_3$/$SiO_2/Si(100)$ interface was formed by wet chemical oxidation and PA-ALD process. $SiO_2$ layer at Si wafer was formed by $HCl/H_2O_2$, $H_2SO_4/H_2O_2$ and $HNO_3$, respectively. 20nm $Al_2O_3$ layer on $SiO_2/Si$ was deposited by PA-ALD. This $Al_2O_3/SiO_2/Si(100)$ interface were characterized by capacitance-voltage characteristics and quasi-steady-state photoconductance decay method.

  • PDF

Study on the Bonding Interface in Directly Bonded Si-Si and Si-$SiO_2$ Si Wafer Pairs (직접 접합된 Si-Si, Si-$SiO_2$/Si기판쌍의 접합 계면에 관한 연구)

  • Ju, Byeong-Gwon;Bang, Jun-Ho;Lee, Yun-Hui;Cha, Gyun-Hyeon;O, Myeong-Hwan
    • Korean Journal of Materials Research
    • /
    • v.4 no.2
    • /
    • pp.127-135
    • /
    • 1994
  • We investigated the bonding interfaces of directly-bonded Si-Si and $Si-Sio_{2}$/Si wafer pairs. By the angle lapping-delineation, anisotropic etching, and (FIR)-TEM observation methods, we studied on the interface defects and the transient region originated from the interface stress, the various types of voids, the formation and stability of interfacial oxide. We also compared the interface image of the bonded $Si-Sio_{2}$ with that of a typically grown $Si-Sio_{2}$.

  • PDF

A Study on the Si-SiO$_2$Interface State Characteristics of Nonvolatile SNOS FET Memories using The Charge Pumping Method (Charge Pumping 방법을 이용한 비휘발성 SNOS FET기억소자의 Si-SiO$_2$계면상태 특성에 관한 연구)

  • 조성두;이상배;문동찬;서광열
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1992.05a
    • /
    • pp.82-85
    • /
    • 1992
  • In this study, charge pumping method was used to investigate the Si-SiO$_2$interface characteristics of the nonvolatile SNOSFET memory devices, fabricated using the CMOS 1 Mbit processes (1.2$\mu\textrm{m}$ design rule), with thin oxide layer of 30${\AA}$ thick and nitride layer of 525${\AA}$ thick on the n-type silicon substrate (p-channel). Charge pumping current characteristics with the pulse base level were measured for various frequencies, falling times and rising times. By means of the charge dynamics in a non-steady state, the average Si-SiO$_2$interface state density and capture cross section were determined to be 3.565${\times}$10$\^$11/cm$\^$-2/eV$\^$-1/ and 4.834${\times}$10$\^$-16/$\textrm{cm}^2$, respectively. However Si-SiO$_2$ interface state densities were disributed 2.8${\times}$10$\^$-11/~5.6${\times}$10$\^$11/cm$\^$-2/~6${\times}$10$\^$11/cm$\^$-2/eV$\^$-1/ in the lover half of energy gap.

  • PDF

Low-Temperature Growth of N-doped SiO2 Layer Using Inductively-Coupled Plasma Oxidation and Its Effect on the Characteristics of Thin Film Transistors (플라즈마 산화방법을 이용한 질소가 첨가된 실리콘 산화막의 제조와 산화막 내의 질소가 박막트랜지스터의 특성에 미치는 영향)

  • Kim, Bo-Hyun;Lee, Seung-Ryul;Ahn, Kyung-Min;Kang, Seung-Mo;Yang, Yong-Ho;Ahn, Byung-Tae
    • Korean Journal of Materials Research
    • /
    • v.19 no.1
    • /
    • pp.37-43
    • /
    • 2009
  • Silicon dioxide as gate dielectrics was grown at $400^{\circ}C$ on a polycrystalline Si substrate by inductively coupled plasma oxidation using a mixture of $O_2$ and $N_2O$ to improve the performance of polycrystalline Si thin film transistors. In conventional high-temperature $N_2O$ annealing, nitrogen can be supplied to the $Si/SiO_2$ interface because a NO molecule can diffuse through the oxide. However, it was found that nitrogen cannot be supplied to the Si/$SiO_2$ interface by plasma oxidation as the $N_2O$ molecule is broken in the plasma and because a dense Si-N bond is formed at the $SiO_2$ surface, preventing further diffusion of nitrogen into the oxide. Nitrogen was added to the $Si/SiO_2$ interface by the plasma oxidation of mixtures of $O_2/N_2O$ gas, leading to an enhancement of the field effect mobility of polycrystalline Si TFTs due to the reduction in the number of trap densities at the interface and at the Si grain boundaries due to nitrogen passivation.