과제정보
본 논문은 2022년도 정부(산업통상자원부)의 재원으로 한국산업기술진흥원의 지원을 받아 수행된 연구임(P0017011, 2022년 산업혁신인재성장지원사업)
참고문헌
- S. Shubham, C. Hijal, S. Pritam and B. Manoj, "8-bit ALU design using m-GDI technique." 2020 4th International Conference on Trends in Electronics and Informatics, Tirunelveli, India, June 2020, pp. 17-22
- A. Shahzad and Y. Kong, "Low-area Wallace multiplier." Vlsi Design vol. 2014, no. 1, Jan. 2014, pp. 1-1.
- E. Mohd and K. Achyut, "Design and Verification of 4 X 4 Wallace Tree Multiplier." International Journal of Analytical and Experimental Modal Analysis (IJAEMA) vol. X1, Oct. 2019, pp.657-660.
- K. C. Bickerstaff, E. E. Swartzlander and M. J. Schulte, "Analysis of column compression multipliers," In Proceedings 15th IEEE Symposium on Computer Arithmetic. ARITH-15, Vail, CO, USA. Jun 2001, pp. 33-39
- A. Morgenshtein, A. Fish and I.A. Wagner, "Gate-diffusion input (GDI)-a technique for low power design of digital circuits: analysis and characterization." 2002 IEEE International symposium on circuits and systems. Proceedings (Cat. No. 02CH37353). Vol. 1. IEEE, 2002.
- U. Ramadass and P. Dhavachelvan, "Modified gate diffusion input technique: a new technique for enhancing performance in full adder circuits." Procedia Technology, vol. 6, 2012, pp. 74-81 https://doi.org/10.1016/j.protcy.2012.10.010
- G. Nayan, R. K. Prasad, P. K. YG Praveen and Dr. M Z Kurain, "A Review on Modified Gate Diffusion Input Logic: An Approach for Area and Power Efficient Digital System Design." Proceedings of the Second International Conference on Emerging Trends in Science & Technologies For Engineering Systems, Karnataka, India. Jul 2019, pp. 17
- A. Morgenshtein, A. Fish and I.A. Wagner, "Gate-diffusion input (GDI): a power-efficient method for digital combinatorial circuits, 2002 IEEE transactions on very large scale integration (VLSI) systems, vol. 10, no. 5, Oct. 2022, pp.566-581. https://doi.org/10.1109/TVLSI.2002.801578
- K. B. Priya and R. Sudarmani, "Performance analysis of Dadda multiplier using 5: 2 compressor and its applications." International Journal of Advanced Information Science and Technology, vol. 5, no. 4, Apr. 2016, pp. 72-78.
- R. Ali. "CMOS high-performance 5-2 and 6-2 compressors for high-speed parallel multipliers." Informacije MIDEM, vol. 50, no. 2, 2020, pp. 115-124. https://doi.org/10.33180/InfMIDEM2020.204