DOI QR코드

DOI QR Code

Optimization of Etching Profile in Deep-Reactive-Ion Etching for MEMS Processes of Sensors

  • Received : 2014.12.30
  • Accepted : 2015.01.19
  • Published : 2015.01.31

Abstract

This paper reports the results of a study on the optimization of the etching profile, which is an important factor in deep-reactive-ion etching (DRIE), i.e., dry etching. Dry etching is the key processing step necessary for the development of the Internet of Things (IoT) and various microelectromechanical sensors (MEMS). Large-area etching (open area > 20%) under a high-frequency (HF) condition with nonoptimized processing parameters results in damage to the etched sidewall. Therefore, in this study, optimization was performed under a low-frequency (LF) condition. The HF method, which is typically used for through-silicon via (TSV) technology, applies a high etch rate and cannot be easily adapted to processes sensitive to sidewall damage. The optimal etching profile was determined by controlling various parameters for the DRIE of a large Si wafer area (open area > 20%). The optimal processing condition was derived after establishing the correlations of etch rate, uniformity, and sidewall damage on a 6-in Si wafer to the parameters of coil power, run pressure, platen power for passivation etching, and $SF_6$ gas flow rate. The processing-parameter-dependent results of the experiments performed for optimization of the etching profile in terms of etch rate, uniformity, and sidewall damage in the case of large Si area etching can be summarized as follows. When LF is applied, the platen power, coil power, and $SF_6$ should be low, whereas the run pressure has little effect on the etching performance. Under the optimal LF condition of 380 Hz, the platen power, coil power, and $SF_6$ were set at 115W, 3500W, and 700 sccm, respectively. In addition, the aforementioned standard recipe was applied as follows: run pressure of 4 Pa, $C_4F_8$ content of 400 sccm, and a gas exchange interval of $SF_6/C_4F_8=2s/3s$.

Keywords

References

  1. H. Jansen, M. Boer, R. Wiegerink, N. Tas, E. Smulders, C. Neagu, and M. Elwenspoek, "RIE lag in high aspect ratio trench etching of silicon", Microelectron. Eng., Vol. 35, pp. 45-50, 1997. https://doi.org/10.1016/S0167-9317(96)00142-6
  2. D. Y. Choi, N. H. Kim, and S. Y. Kim, "Reduction of loading effects with the sufficient vertical profile for deep trench silicon etching by using decoupled plasma sources", J. Mater. Process Technol., Vol. 209, pp. 5818-5829, 2009. https://doi.org/10.1016/j.jmatprotec.2009.06.014
  3. M. K. Hooda, M. Wadhwa, S. Verma, M. M. Nayak, P. J. George, and A. K. Paul, "A systematic study of DRIE process for high aspect ratio microstructuring", Vacuum, Vol. 84, pp. 1142-1148, 2010, https://doi.org/10.1016/j.vacuum.2010.01.052
  4. M. M. Lee and M. C. Wu, "Thermal annealing in hydrogen for 3-D profile transformation on silicon-on-insulator and sidewall roughness reduction", J. Microelectromech. Syst., Vol. 15, pp. 338-345, 2006. https://doi.org/10.1109/JMEMS.2005.859092
  5. C. Linder, T. Tschan, and N. F. De Rooij, "Handbook of nanostructured materials and nanotechnology 1 (Synthesis and Processing)", Academic Press, Vol. 3. pp. 23-25, 2000.
  6. M. Gad-el-Hak, The MEMS Handbook, CRC Press, pp. 145-178, 2002.
  7. M. Esashi, M. Takinami, Y. Wakabayashi, and K. Minami "High rate directional deep dry etching for bulk Si micromaching", J. Micromech. Microeng., Vol. 5, pp. 5-10, 1995. https://doi.org/10.1088/0960-1317/5/1/002
  8. Y. Zhao, H. Jansen, M. de Boer, E. Berenschot, D. Bouwes, M. Girones, J. Huskens, and N. Tas, "Combining retraction edge lithography and plasma etching for arbitrary contour nanoridge fabrication", J. Micromech. Microeng.,Vol. 10, pp. 095022-095027, 2010.
  9. J. J. Gandia, J. Carabe, and M. T. Gutierrez, "Influence of TCO dry etching on the properties of amorphous-silicon solar cells", J. Mater. Process Technol., Vol, 143, pp. 358-361, 2003.