References
- Lee, Y.H., Cho, H.M., Park, J.K. and Lee, B.K., 1999, Scheduling Simulator for Semiconductor Fabrication Line, IE Interface, 12(3), pp.437-447.
- http://www.ksia.or.kr/renewal/bbs/bbsView.jsp
- Kim, Y.-H., Lee, J.-H. and Sun, D.S., 2008, The Operational Optimization of Semiconductor Research and Development Fabs by FAB-wide Scheduling, KIEE International Transactions on Electrical Machinery and Energy Conversion Systems, 57(4), pp.692-699.
- Park, D., Yang, J., You, K. and Park, B., Implementation of an E-BOM Copy Method for an Order-specific Semiconductor Equipment, Transactions of the Society of CAD/CAM Engineers, 13(4), pp.273-285.
- Lim, S.K., Kim, J.G. and Kang, J.G., 2009, A Collaboration System for Two-stage Semiconductor Manufacturing Supply Chain, Journal of the Korea Management Engineers Society, 14(2), pp.11-29.
- Uzsoy, R., Lee, C.Y. and Martin-vega, A.L., 1994, A Review of Production Planning and Scheduling Models in the Semiconductor Industry Part1: System Characteristics, Performance Evaluation and Production Planning, IIE Transactions, 24(4), pp.47-60.
- Lee, Y.-H., Kim, S.-Y., Lee, G.-W. and Lee, S.-W., 1995, Production Planning and Control in Semiconductor Industry:Theory and Practice, IE Interfaces, 8(4), pp.73-87.
- Lee, Y.-H. and Joung, H.-G., 1990, Development of Seimulator for Efficient Control of Semiconductor Manufacturing Process, International Journal of Production Research, 28(9), pp.1595-1609. https://doi.org/10.1080/00207549008942818
- Bang, J.-Y. and Kim, Y.-D., 2011, Scheduling Algorithms for a Semiconductor Probing Facility, Computers & Operations Research, 38(3), pp.666-673. https://doi.org/10.1016/j.cor.2010.08.010
- Choi, S.-W., 2012, Scheduling Algorithms for Minimizing Total Weighted Flowtime in Photolithography Workstation of FAB, Journal of the Society of Korea Industrial and Systems Engineering, 35(1), pp.79-86.
- Quek, P.T., Gan, B.P., Tan, S.L. and Peng, C.L. 2007, Analysis of the Frontend Wet Strip Efficiency Performance for Productivity. In Proceedings of International Symposium on Semiconductor Manufacturing, ISSM 2007, pp.1-4.
- Park, Y.-J., 2008, Minimization of Total Weighted Earliness and Tardiness on a Single Burn-In Oven Using a Genetic Algorithm, Journal of the Society of Korea Industrial and System Engineering, 31(4), pp.21-28.
- Park, S.C., Kim, B.H., Seo, J.C., Ahn, E., Chung, Y. and Yang, K.-R., 2013, Fab Simulation with Recipe Arrangement of Tools, Proceedings of the 2013 Winter Simulation Conference.
- Rose, O., 2003, Comparison of Due-date Oriented Dispatch Rules in Semiconductor Manufacturing, In Proceeding of the 2003 Industrial Engineering Research Conference.
- Zhou, Z. and Rose, O. 2011. A Composite Rule Combining Due Date Control and WIP Balance in a Wafer FAB. In Proceedings of the 2011 Winter Simulation Conference.
- GiBrau Mike and Rose, O., 2012, Development and Introduction of a Combined Dispatching Policy at a High-mix Low-volume ASIC Facility, Proceedings of the 2012 Winter Simulation Conference.
- Zhou, Z. and Rose, O. 2012. WIP Control and Calibration in a Wafer FAB. In Proceedings of the 2012 Winter Simulation Conference.
- Sivakumar, A.I. and Chong, C.S., 2001, A Simulation Based Analysis of Cycle Time Distribution, and Throughput in Semiconductor Backend Manufacturing, Computers in Industry, 45, pp.59-78. https://doi.org/10.1016/S0166-3615(01)00081-1
- Chai, J.I., 2008, A Case Study on the Throughput Improvement in the Semiconductor Package Process, Kyung Hee University, Master Degree Thesis.
- Quadt, D., Simulation-based Scheduling of Parallel Wire-bonders with Limited Clamp&paddles, Proceedings of the 2006 Winter Simulation Conference.
- Tovia, F., Mason, S.J. and Ramasami, B., 2004, A Scheduling Heuristic for Maximizing Wirebonder Thoughput, IEEE Transactions on Electronics Packaging Manufacturing, 27(2).
- Jang, S.H., Whang, W.K., Park, S.K., Koh, R.B., Koo, Y.M. and Woo, K.B., 1999 Petri Nets Modeling and Dynamic Scheduling for the Backend Line in Semiconductor Manufacturing, International Journal of Control Robotics and Systems, 5(6), pp.724-733.
- Hsu, H.P. and Su, C.T., 2005, The Implementation of an Activity-based Costing Collaborative Planning System for Semiconductor Backend Product, International Journal of Production Research, 43(12), pp.2473-2492. https://doi.org/10.1080/00207540500045824
- Weigert, G., Klemmt, A. and Horn, S., 2009, Design and Validation of Heuristic Algorithms for Simulation-based Scheduling of a Semiconductor Backend Facility, International Journal of Production Research, 47(8), pp.2165-2184. https://doi.org/10.1080/00207540902744784
- Lu, S.C.H., Ramaswamy, D. and Kumar, P.R., 1998, Efficient Scheduling Policies to Reduce Mean and Variance of Flow-Time in Semiconductor Manufacturing Plants, IEEE Transactions on Semiconductor Manufacturing, 7(3), pp.115-130.
- Liu, C., 1992, A Modular Production Planning System for Semiconductor Manufacturing, Ph.D. Dissertation, University of California, Berkeley.
- Ko, K., Park, B.C., Yoo, S.K., Park, E.S. and Kim, B.H., 2010, Simulation based FAB Scheduling: SEEPLAN(R). In Proceedings of the 2010 Winter Simulation Conference.
- Do, Y.Y., 2013, An Experimental Research on Production rate Improvement of Die Attach Process in Semiconductor Package Manufacturing, Ph.D. Dissertation, Myongji University.