References
- T. Le, J. Han, A. von Jouanne, K. Mayaram, and T. Fiez, "Piezoelectric micro-power generation interface circuits," IEEE Journal of Solid-State Circuits, vol. 41, no. 6, pp. 1411-1420, June 2006. https://doi.org/10.1109/JSSC.2006.874286
- Young-Jin Moon, Yong-Seong Roh, Changsik Yoo and Dong-Zo Kim, "A 3.0-W Wireless Power Receiver Circuit with 75-% Overall Efficiency," 2012 IEEE Asian - Solid State Circuits Conference (ASSCC), pp. 97 - 100, Nov. 2012.
- Saeid Hashemi, Mohamad Sawan and Yvon Savaria, "Fully-Integrated Low-Voltage High-Efficiency CMOS Rectifier for Wirelessly Powered Devices", NEWCAS-TAISA '09, pp. 1-4, June 28-July 1, 2009.
- Hucheng Sun, Zheng Zhong and Yong-Xin Guo, "An Adaptive Reconfigurable Rectifier for Wireless Power Transmission", IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, VOL. 23, NO. 9, Sep. 2013.
- Y. Okajima, M. Taguchi, M. Yanagawa, K. Nishimura, and O. Hamada, "Digital delaylocked loop and design technique for high-speed synchronous interface," IEICE Trans. Electron, vol. E79-C, pp. 798-807, Jun. 1996.
- B. W. Garlepp, K. S. Donnelly, J. Kim, P. S. Chau, J. L. Zerbe, C. Huang, C. V. Tran, C. L. Portmann, D. Stark, Y.-F. Chan, T. H. Lee, and M. A. Horowitz, "A portable digital DLL for high-speed CMOS interface circuits," IEEE J. Solid-State Circuits, vol. 34, pp. 632-644, May 1999. https://doi.org/10.1109/4.760373
- Jong-Chern Lee, Sin-Hyun Jin, Dae-Suk Kim, Young-Jun Ku, Chul Kim, Byung-Kwon Park, Hong-Gyeom Kim, Seong-Jun Ahn, Jae-Jin Lee, Sung-Joo Hong, "A Low-Power Small-Area Open Loop Digital DLL for 2.2Gb/s/pin 2Gb DDR3 SDRAM", IEEE Asian Solid-State Circuits Conference, November 14-16, 2011.