참고문헌
- Zantye, Parshuram B., Ashok Kumar, and A. K. Sikder. "Chemical mechanical planarization for microelectronics applications", Materials Science and Engineering Reports 45(3) 89 (2004). https://doi.org/10.1016/j.mser.2004.06.002
- Yair Ein-Eli, and David Starosvetsky, "Review on copper chemical-mechanical polishing (CMP) and post-CMP cleaning in ultra large system integrated (ULSI)-An electrochemical perspective", Electrochimica Acta, 52 1825 (2007). https://doi.org/10.1016/j.electacta.2006.07.039
- Stengl, R., T. Tan, and U. Gsele. "A model for the silicon wafer bonding process", Japanese Journal of Applied Physics, 28(1), 1735 (1989). https://doi.org/10.1143/JJAP.28.1735
- Gueguen, P., Di Cioccio, L., Gergaud, P., Rivoire, M., Scevola, D., Zussy, M., Charveta A, Ballya L, Lafonda D and Clavelier, L. "Copper Direct-Bonding Characterization and Its Interests for 3D Integration", Journal of The Electrochemical Society, 156(10), H772 (2009). https://doi.org/10.1149/1.3187271
- Enquist, P. "Scalability and Low Cost of Ownership Advantages of Direct Bond Interconnect (DBI) as Drivers for Volume Commercialization of 3-D Integration Architectures and Applications", MRS Proceedings, 1112(33) (2009).
- S. Kang, J. Lee, E. Kim, N. Lim, S. Kim, S. Kim and S. E. Kim, "Fabrication and Challenges of Cu-to-Cu Wafer Bonding", J. Microelectron. Packag. Soc., 19(2), 29 (2012). https://doi.org/10.6117/kmeps.2012.19.2.029
- E. Kim, M. Lee, S. Kim and S. E. Kim, "Ti/Cu CMP process for wafer level 3D integration", J. Microelectron. Packag. Soc., 19(3), 37 (2012). https://doi.org/10.6117/kmeps.2012.19.3.037
- M. L. Peterson, R. J. Small, T. Truong and J. Y. Lee, "Challenges of Electroplated Copper Film and Device Characteristics for Copper Slurry Design", Electrochemical Society Proceedings, 99(37), 115 (2000).
- J. Park, Y. Kim, S. Kim, J. Kim and Y. Park, "Wet Etching Characteristics of Cu Surface for Cu-Cu Pattern Direct Bonds", J. Microelectron. Packag. Soc., 19(1), 39 (2012).
- Y. H. Cho, S. E. Kim and S. Kim, "Wafer Level Bonding Technology for 3D Stacked IC", J. Microelectron. Packag. Soc., 20(1), 7 (2013). https://doi.org/10.6117/kmeps.2013.20.1.007
피인용 문헌
- Effects of forming gas plasma treatment on low-temperature Cu–Cu direct bonding vol.55, pp.6S3, 2016, https://doi.org/10.7567/JJAP.55.06JC02
- Wafer level Cu–Cu direct bonding for 3D integration vol.137, 2015, https://doi.org/10.1016/j.mee.2014.12.012