Analysis Trap and Device Characteristic of Silicon-Al2O3-Nitride-Oxide-Silicon Memory Cell Transistors using Charge Pumping Method

Charge Pumping Method를 이용한 Silicon-Al2O3-Nitride-Oxide-Silicon Flash Memory Cell Transistor의 트랩과 소자

  • Park, Sung-Soo (Department of Electronics Eng., Chungnam National University) ;
  • Choi, Won-Ho (Department of Electronics Eng., Chungnam National University) ;
  • Han, In-Shik (Department of Electronics Eng., Chungnam National University) ;
  • Na, Min-Gi (Department of Electronics Eng., Chungnam National University) ;
  • Lee, Ga-Won (Department of Electronics Eng., Chungnam National University)
  • Published : 2008.07.25

Abstract

In this paper, the dependence of electrical characteristics of Silicon-$Al_2O_3$-Nitride-Oxide-Silicon (SANOS) memory cell transistors and program/erase (P/E) speed, reliability of memory device on interface trap between Si substrate and tunneling oxide and bulk trap in nitride layer were investigated using charge pumping method which has advantage of simple and versatile technique. We analyzed different SANOS memory devices that were fabricated by the identical processing in a single lot except the deposition method of the charge trapping layer, nitride. In the case of P/E speed, it was shown that P/E speed is slower in the SANOS cell transistors with larger capture cross section and interface trap density by charge blocking effect, which is confirmed by simulation results. However, the data retention characteristics show much less dependence on interface trap. The data retention was deteriorated as increasing P/E cycling number but not coincides with interface trap increasing tendency. This result once again confirmed that interface trap independence on data retention. And the result on different program method shows that HCI program method more degraded by locally trapping. So, we know as a result of experiment that analysis the SANOS Flash memory characteristic using charge pumping method reflect the device performance related to interface and bulk trap.

본 논문에서는 전하 펌프 방법 (Charge Pumping Method, CPM)를 이용하여 서로 다른 질화막 층을 가지는 N-Channel SANOS (Silicon-$Al_2O_3$-Nitride-Oxide-Silicon) Flash Memory Cell 트랜지스터의 트랩 특성을 규명하였다. SANOS Flash Memory에서 계면 및 질화막 트랩의 중요성은 널리 알려져 있지만 소자에 직접 적용 가능하면서 정화하고 용이한 트랩 분석 방법은 미흡하다고 할 수 있다. 기존에 알려진 분석 방법 중 전하 펌프 방법은 측정 및 분석이 간단하면서 트랜지스터에 직접 적용이 가능하여 MOSFET에 널리 사용되어왔으며 최근에는 MONOS/SONOS 구조에도 적용되고 있지만 아직까지는 Silicon 기판과 tunneling oxide와의 계면에 존재하는 트랩 및 tunneling oxide가 얇은 구조에서의 질화막 벌크 트랩 추출 결과만이 보고되어 있다. 이에 본 연구에서는 Trapping Layer (질화막)가 다른 SONOS 트랜지스터에 전하 펌프 방법을 적용하여 Si 기판/Tunneling Oxide 계면 트랩 및 질화막 트랩을 분리하여 평가하였으며 추출된 결과의 정확성 및 유용성을 확인하고자 트랜지스터의 전기적 특성 및 메모리 특성과의 상관 관계를 분석하고 Simulation을 통해 확인하였다. 분석 결과 계면 트랩의 경우 트랩 밀도가 높고 trap의 capture cross section이 큰 소자의 경우 전자이동도, subthreshold slop, leakage current 등의 트랜지스터의 일반적인 특성 열화가 나타났다. 계면 트랩은 특히 Memory 특성 중 Program/Erase (P/E) speed에 영향을 미치는 것으로 나타났는데 이는 계면결함이 많은 소자의 경우 같은 P/E 조건에서 더 많은 전하가 계면결함에 포획됨으로써 trapping layer로의 carrier 이동이 억제되기 때문으로 판단되며 simulation을 통해서도 동일한 결과를 확인하였다. 하지만 data retention의 경우 계면 트랩보다 charge trapping layer인 질화막 트랩 특성에 의해 더 크게 영향을 받는 것으로 나타났다. 이는 P/E cycling 횟수에 따른 data retention 특성 열화 측정 결과에서도 일관되게 확인할 수 있었다.

Keywords

References

  1. Jeong-Hyong Yi; Jin-Hong Ahn Hyungeheol Shin; Young-June Park; Hong Shick Min, 'Device degradation model for stacked-ONO gate structure with using SANOS and MOS transistors', Reliability Physics Symposium, 2005. Proceedings. 43rd Annual. 2005 IEEE International
  2. Jeong-Hyong Yi; Jin-Hong Ahn; Hyungeheol Shin; Young-June Park; Hong Shick Min, 'Device degradation model for stacked-ONO gate structure with using SANOS and MOS transistors', Reliability Physics Symposium, 2005. Proceedings. 43rd Annual. 2005 IEEE International
  3. Yang (Larry) Yang, Ansha Purwar and Marvin H. White, 'Reliability considerations in scaled SANOS nonvolatile memory devices', Solid-State Electronics,Volume 43, Issue 11, 1999, 2025-2032 https://doi.org/10.1016/S0038-1101(99)00161-6
  4. Stephen J. Wrazien, Yijie Zhao, Joel D. Krayer and Marvin H. White, 'Characterization of SANOS oxynitride nonvolatile semiconductor memory devices', Solid-State Electronics, vol47, pp885-891, 2003 https://doi.org/10.1016/S0038-1101(02)00448-3
  5. Kerber, A.; Cartier, E.; Degraeve, R.; Pantisano, L.; Roussel, P.; Groeseneken, G., 'Strong correlation between dielectric reliability and charge trapping in SiO/sub 2//Al/sub 2/O/sub 3/ gate stacks with TiN electrodes', VLSI Technology, 2002. Digest of Technical Papers. 2002 Symposium on 11-13 June 2002 Page(s):76 -77
  6. Won-Ho Choi, Han-Soo Joo, In-Shik Han, Sung-Soo Park, Hyuk-Min Kwon, Tae-Gyu Goo, Ook-Sang Yoo, Min-Ki Na, Jae-Chul Om, Seaung-Suk Lee, Gi-Hyun Bae, Hi-Deok Lee, and Ga-Won Lee, 'Ramping Amplitude Multi-Frequency Charge Pumping Technique for Silicon-Oxide-Nirtride-Oxide-SiliconFlash EEPROM Cell Transistors', submitted to SSDM 2007
  7. N. K. Zous, M. Y. Lee, W. J. Tsai, Albert Kuo, L. T. Huang, T. C. Lu, C. J. Liu, Tahui Wang, Senior Member, IEEE, W. P. Lu, Wenchi Ting, Joseph Ku, and Chih-Yuan Lu, Fellow, IEEE 'Lateral Migration of Trapped Holes in a Nitride Storage Flash Memory Cell and Its Qualification Methodology', IEEE ELECTRON DEVICE LETTERS, VOL. 25, NO. 9, SEPTEMBER 2004
  8. Wellekens, D.; Van Houdt, J.; Faraone, L.; Groeseneken, G.; Maes, H.E., 'Write/erase degradation in source side injection flash EEPROM's: characterization techniques and wearout mechanisms', Electron Devices, IEEE Transactions on Volume 42, Issue 11, Nov. 1995 Page(s):1992 - 1998 https://doi.org/10.1109/16.469408
  9. Arnaud Furnemont, Student Member, IEEE, Maarten Rosmeulen, Koen van der Zanden, Jan Van Houdt, Senior Member, IEEE, Kristin De Meyer, Senior Member, IEEE, and Herman Maes, Fellow, IEEE,'Root Cause of Charge Loss in a Nitride-Based Localized Trapping Memory Cell', IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. 54, NO. 6, JUNE 2007
  10. Baglee, D.A. Smayling, M.C.., 'The effects of write/erase cycling on data loss in EEPROMs', IEDM 85
  11. B. Eitan, P.Pavan, I. Bloom, E. Aloni, A. Frommer, D. Finzi 'Can NROM, a 2 Bit, Trapping Storage NVM cell, Give a Real Challenge to Floating Gate Cells'Ext, Abst. 1999 conf. Solid State Devices and Materials, p522, 1999
  12. W. J Tsai, S. H. Gu, N.K. Zous, C.C. Liu, C. H. Chen, Tahui Wang, Sam Pan, and Chih-Yuan Lu, 'Cause of Data Retention Loss in a Nitride-Based Localized Trapping Storage Flash Memory Cell', IEEE Annual International Reliability Physics Symposium, Dallas, Texas, 2002