References
- L. Benini and G. De Micheli. Networks on chip: a new SOC paradigm, IEEE Computer, Volume 35, No. 1, January, 2002, 70-78
- Xu, Jiang, W. Wolf, J. Hankel, S. Charkdhar, A Methodology for design, modeling and analysis for networks-on-Chip, IEEE International Symposium on Circuits and Systems, May 2005,1778-1781
- Hemani, Axel Jantsch, Shashi Kumar Adam Pastula, Johnny Oberg, Mikael Millberg, Dan Lindqvist, Network on Chip: an architecture for billion transistor era, Proc. of IEEE NorChip Conference, November 2000
- Paul Wielage, Kees Goossens. Network on silicon: blessing or nightmare? In Euromicro Symposium on Digital System Design, Dortmund, Genmany, September 2003. Keynote Speech
- Tejasvi Das, Clyde Washburn, P. R. Mukund, Steve Howard, Ken Paradis, Jung-Geau Jang, Jan Kolnik, Effects of technology and dimensional scaling on input loss prediction of RF MOSFETs, International Conference on VLSI Design held jointly with 4th International Conference on Embedded Systems Design, 2005, pp. 295-300
- Alexandre M. Amory, Erika Cota, Marcelo Lubaszewski, FernandoG. Moraes, Reducingtest time with processor reuse in network-on-chip based systems, Proceedings of the 17th ACM symposium on Integrated circuits and system design, 2004, pp. 111-116
- Semiconductor Industry Association, The international Technology Roadmap for Semiconductors. 2001. http://public.itrs.net/Files/2001ITRS/Home.htm
- Edward A. Lee, Yuhing Xiong, System level types for component-based design, Workshop on Embedded Software, Califomia, October 2001
- Y. Xiongand E. A. Lee, 'An extensible type system for component-based design',6th International Conference on Tools and Algorithms for the Construction and Analysis of Systems, Berlin, Germany, April 2000
- Cota, E.; Kreutz, M.; Zeferino, C.A.; Carro, L.; Lubaszewski, M.; Susin, A., The impact of NoC reuse on the testing of core-based systems, 21st Proceedings of VLSI Test Symposium,2003, April 2003, 128- 133
- A. Jantsch and H. Tenhunen. Networks on Chip Kluwer Academic Publisher, 2003
- S. Kumar, A. Jantsch, J-P. Soininen, M. Forsell, M. Millberg, J. Oberg, K. Tiensyrja, and A. Hemani. A Network on Chip Architecture and Design Methodology. In IEEE Computer Society Annual symposium on VLSI, April 2002, 117-124
- K. Keutzer, S. Malik, A. Richard Newton, Jan M. Rabaey, A. Sangiovanni-Vincentelli, System level design: orthogolanlzation of concerns and platform based design, IEEE Transaction on CAD of Integrated Circuits and Systems, 19(12): 2000, 1523-1543 https://doi.org/10.1109/43.898830
- P. Pande, C. Grecu, M. Jones, A. Ivanov, R. Saleh, Performance evaluation and design tradeoffs for network on chip interconnect architecture, IEEE Transaction on Computers, Vol. 54, Issue 8, August 2005, 1025-1040 https://doi.org/10.1109/TC.2005.134
- D. Rostilav, V. Vishnyakov, E. Friedman, R. Ginosar, An asynchronous router for multiple service levels networks on chip, 11th IEEE international symposium on asynchronous circuits and systems, March 2005, 44-53
- Yi Ran Sun, S. Kumar, A. Jain, Simulation and evaluation for network on chip architecture using NS-2, 20th IEEE International Conference preceding for NorChip Vol. 5, May 2003
- F. Silla and J. Duato 'High-Performance Routing in Networks of Workstations with Irregular Topology,' IEEE Trans. on Parallel and Distributed Systems Vol. 11, no.7,pp.699-719, 2000 https://doi.org/10.1109/71.877816
- L. Ni,M. and P. McKinley, K. 'A Survey of Wormhole Routing Techniques in Directed Networks,' Computer Vol. 26, pp. 62-76, 1993
- C. Glass and L. Ni 'The Turn Model for Adaptive Routing,' Journal of ACM Vol. 5, pp. 874-902, 1994
- L. Zakrevski 'PhD Thesis: Fault-Tolerant Wormhole Message Routiing in Computer Communication Networks,' College of Engineering pp. 21-27, 2000
- L. Zakrevski, S. Jaiswal, L. Levitin and M. Karpovsky 'A New Method for Deadlock Elimination in Computer NetworksWith Irregular Toplologies, 'Pro. of the IASTED Conf. PDCS-99, Vol.1, pp.396-402, 1999
- L. Zakrevski, S. Jaiswaland M. Karpovsky 'Unicast Message Routing in Communication Networks With Irregular Topologies,' Proc. of CAD-99 1999
- L. Zakrevski, M. Mustafa and M. Karpovsky 'Turn Prohibition Based Routing in Irregular Computer Networks,' Proc. of the IASTED International Conference on Paralle land Distributed Computing and Systems pp. 175-179, 2000
- D. Starobinski, M. Karpovsky and L. Zakrevski 'Application of Network Calculus to General Topologies Using Turn Prohibition,' IEEE/ACM Transactions on Networking Vol. 11, no. 3, pp. 411-421, 2003 https://doi.org/10.1109/TNET.2003.813040