References
- IEEE Computer Society, 'IEEE Standard Test Access Port and Boundary Scan Architecture,' Jun. 2001
- IEEE Computer Society, 'IEEE Standard Testability Method for Embedded Core-based Integrated Circuits,' Aug. 2005
- H. J. Vermaak and H.G. Kerkhoff, 'Enhanced P1500 Compliant Wrapper suitable for Delay Fault Testing of Embedded Cores,' Proceedings of the Eighth IEEE European Test Workshop, 2003
- Nisar Ahmed, C.P. Ravikumar, Mohammad Tehranipoor, Jim Plusquellic, 'At-Speed Transition Fault Testing With Low Speed Scan Enable,' VLSI Test Symposium, 2005
- N. Devtaprasanna, A. Gunda, P. Krishnamurthy, S.M. Reddy, I. Pomeranz, 'METHODS FOR IMPROVING TRANSITION DELAY FAULT COVERAGE USING BROADSIDE TESTS,' IEEE International Test Conference, 2005
- Matthias Beck, Olivier Barondeau, Martin Kaibel, Frank Poehl, Lin Xijiang, Ron Press, 'Logic Design For On-Chip Test Clock Generation - Implementation Details and Impact on Delay Test Quality,' Proceedings of the Design, Automation and Test in Europe, 2005
- Qiang Xu, Nicola Nicolici, 'DFT Infrastructure for Broadside Two-Pattern Test of Core-Based SOCs,' IEEE Transactions on Computers, Vol. 55, No. 4, April 2006
- B. I. Dervisoglu, 'A Unified DFT Architecture for use with IEEE 1149.1 and VSIA/IEEE P1500 Compliant Test Access Controllers,' Design Automation Conference, pp. 53-58, June 2001
- L. Whetsel, 'Inevitable Use of TAP Domains in SOCs,' IEEE International Test Conference, pp. 1191, 2002
- J. Song and S. Park, 'A Simple Wrapped Core Linking Module for SoC Test Access,' Proceedings of the 11th Asian Test Symposium, pp. 344-349, Nov. 2002
- L. Whetsel, 'An IEEE 1149.1 Based Test Access Architecture for ICs with Embedded Cores,' IEEE International Test Conference, pp. 69-78, 1997
- Christian Piguet, 'Low-Power CMOS Circuits Technology Logic Design and CAD Tools,' Taylor & Francis. 2005
- Synopsys On-Line Documentation, Volume 1, 2003