참고문헌
- M. Inohara, I. Tamura, T. Yamaguchi, H. Koike, Y. Enomoto, S. Arakawa, T. Watanabe, E. Ide, S. Kadomura, and K. Sunouchi, 'High Performance Copper and Low-k Interconnect Technology Fully Compatible to 90 nm-node SOC application(CMOS4)', IEDM Tech. Digest, p. 79, 2002
- T. Yamada, K. Takahashi, H. Oyamatsu, H. Nagano, T. Sato, I. Mizushima, S. Nitta, T. Hojo, K. Kokubun, K. Yasumoto, Y. Matsubara, T. Yoshida, S. Yamada, Y. Tsunashima, Y. Saito, S. Nadahara, Y. Katsumata, M. Yoshimi, and H. Ishiuchi, 'An Embedded DRAM Technology on SOI/Nulk Hybrid Substrate Formed with SEG Process for High-End SOC Application', VLSI Tech. Digest, p. 112, 2002
- W. Leung, F. Chieh, and M. Jones, ' The Ideal SOC Memory IT-SRAM'', ASIC/SOC Conference, Proceeding, p, 13, 2000
- AL F. Tasch, R. C. Frye, and H. S. Fu, ' The charge-coupled RAM cell concept', IEEE Journal of Solid State Circuits, Vol. Sc-11, No.1, p. 58. 1976
- AL F. Tasch, H. S. Fu, T. C. Holloway, and R. C. Frye, 'Charge capacity analysis of the charge-coupled RAM cell', IEEE Journal of Solid State circuits, Vol. Sc-11, No. 5, p, 575, 1976
- T. Hamamoto, S. Sugiura, and S. Sawada, 'On the retention time distribution of dynamic random access memory (DRAM) ', IEEE Tran., on Electron Devices, Vol. 45, No. 6, p. 1300, 1998
- H. Kujirai, K. Ohyu, M. Moniwa, H. Kato, K. Nakai, H. Iwai, M. Nanba, and A. Ogishima, 'Data Retention Time in DRAM with WSix/P+poly-Si Gate NMOS Cell Transistors', IEDM Tech. Digest, p. 395, 2001
- S. Ueno, T. Yamashita, H. Oda, S. Komori, Y. Inoue, and T. Nishimura, 'Leakage Current Observation on Irregular Local PN Junctions Forming the Tail Distribution of DRAM Retention Characteristics, with New Test Structure', IEDM Tech. Digest, p. 153, 1998