참고문헌
-
M. J. Kirton, M. J. Uren, S. Collins, M. Schulz, A. Karmann, and K. Scheffer, 'Individual defects at the
$Si:SiO_2$ interface', Semicond. Sri. Technol., vol. 4, pp. 1116, 1989 - K. S. Ralls, W. J. Skocpol, L. D. Jackel, R. E. Howard, L. A. Fetter, R. W. Epworth, and D. M. Tennant, 'Discrete Resistance Switching in Submi-crometer Silicon Inversion Layers: Individual Interface Traps and Low-Frequency (l/f) Noise', Phys. Rev. Lett., vol. 52, pp. 228, Jan. 1984
- M. J. Uren, D. J. Day, and M. J. Kirton, 'l/f and random telegraph noise in silicon metal-oxide-semiconductor field-effect transistors', Apply. Phys. Lett., vol. 47, pp. 1195, Dec. 1985
- L. DeVito, J. Newton, R. Croughwell, J. Bulzacchelli, and F. Benkley, 'A 52 and 155 MHz clock-recovery PLL', ISSCCDig. Tech. Papers, p. 142, Feb. 1991
- A. W. Buchwald, K. W. Martin, A. K. Oki, and K. W. Kobayashi, 'A 6 GHz integrated phase-locked loop using AlCaAs/Ga/As heterojunction bipolar transistors', IEEE J. Solid-State Circuits, vol. 27, pp. 1752, Dec. 1992
- B. Lai and R. C. Walker, 'A monolithic 622 Mb/s clock extraction data retiming circuits', ISSCC Dig. Tech. Papers, pp. 144, Feb. 1993
- W. D. Llewellyn, M. M. H. Wong, G. W. Tiets, and P. A. Tucci, 'A 33 Mbit/s data synchronizing phase-locked loop circuit', ISSCC Dig. Tech. Papers, pp. 12, Feb. 1988
- M. Negahban, R. Behrasi, G. Tsang, H. Abou-hossein, and G. Bouchays, 'A two-chip CMOS read channel for hard-disk drives', ISSCC Dig. Tech. Papers, pp. 216, Feb. 1993
- I. A. Young, J. K. Greason, J. E. Smith, and K. L. Wong, 'A PLL clock generator with 5-110 MHz lock range for microprocessors', ISSCC Dig. Tech. Papers, pp. 50, Feb. 1992
- M. Horowitz, A. Chen, J. Cobrunson, J. Gasbarro, T. Lee, W. Leung, W. Richardson, T. Thrush, and Y. Fujii, 'PLL design for a 500 Mb/s interface', ISSCC Dig. Tech. Papers, pp. 160, Feb. 1993
- F. Herezel and Behzad Razavi, 'A Study of Oscillator Jitter Due to Supply and Substrate Noise', IEEE Trans. Circuits and Systems, vol. 46, no. I, pp. 56, Jan. 1999